## Paper 8 Question 2

## VLSI design – question A

PR — VLSI Design

Г**4**1

Sketch the circuit of a dynamic CMOS gate controlled by a clock  $\varphi$  that precharges when  $\varphi = 0$  and evaluates the function  $\overline{A + B \cdot C}$  when  $\varphi = 1$ . [4 marks]

Explain how it works and describe two advantages and two disadvantages when compared with static CMOS. [6 marks]

Present two ways of designing cascaded logic in dynamic CMOS and explain how they work.

[2×4 marks]

Present a further modification to the circuit so that its output is retained when the clock stops.

[2 marks]

## Solution

|                                                                                                                                                           | r . 1             |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|
| Precharge output to 1, evaluate low or leave alone.  Smaller, faster rise time.  Signal only available half the time, minimum clock speed, internal race. | [2]<br>[2]<br>[2] |
| Domino: invertor on output NORA: alternate p- and n-type stages                                                                                           | [4]<br>[4]        |
| Static feedback inverter on output of Domino circuit.                                                                                                     | [2]               |

This relates to the part of the course covering dynamic logic.

