Course: Computer Organization - ENCM 369

**Lab #:** 9

**Instructor:** N. Bartley

Group

**Submission for:** B02

Submitted by: Aarsh Shah
UCID: 30158991

Partner: William Fraser

**UCID:** 30150079

Date Submitted: 29-Mar-2023

# Exercise A





#### Control Hazards

Consider the following sequence of instructions, and assume that x9 has a value of 0 when the brz instruction is decoded, so the branch should be taken. The circuit will behave incorrectly, because one or more of the last three add instructions will get into the pipeline before 1w, and the circuit has no ability to cancel those instructions.

```
L1: lw
             x8, (x2)
     add
            x2, x2, x3
     add
             x4, x4, x8
     sub
             x9, x2, x5
             x0, x0, x0
                             # NOP to manage data hazard
     add
     brz
             x9, L1
             x10, x10, x11
     add
             x10, x10, x12
     add
     add
             x10, x10, x13
```

Exactly how many incorrect updates to x10 will occur? Provide a diagram to support your answer.



Thus, there will be 1 incorrect update to GPR × 20 because the first add after brz is added to the pipeline immediately after, but the second add nont be because the PC is updated to the correct value after the second stage.

## Part 2:

#### E stage

Let's start with the E stage, because it's the easiest to analyze. What is the minimum clock period for reliable operation of the E stage? Show how you obtained your answer.

Paths through & to check:

1) Alu = 194

2) D-mem = 
$$\lambda 37$$

For Estage

 $T_{c} \ge 3\lambda + \lambda 37 + \lambda 1 = \lambda 90$ 
 $t_{peq}$  Wost t-setup

for pipeline tpd for pipeline

register

#### F stage

The F stage is the next easiest to analyze. You need to check both the path from the PC to the F/D register through I-Mem and the path from the PC back to the PC through the adder in the F stage. What is the minimum clock period for reliable operation of the F stage? Show how you obtained your answer.

Path's through F-stage

$$T_{c} \ge 3d$$
,  $+$   $170 + 33$ ,  $+$   $dl$   $=$   $a26$ 
 $t_{peq}$ ,  $t_{pel}$  (adder + musc) to reconstruction

 $T_{c} \ge 3d$   $+$   $ad5$   $+$   $a1$   $=$   $a28$ 
 $t_{peq}$  from  $t_{pel}$  for  $t_{schup}$  for pipeline  $t_{pel}$  register

Thus  $T_{c} \ge 278$ 

## W stage

The W stage is easy to analyze too, but you must take into account that R-File updates occur on negative clock edges. You may assume that negative clock edges occur exactly  $T_{\rm C}/2$  after positive clock edges, where  $T_{\rm C}$  is the clock period. The following sketch may help:



What is the minimum clock period for reliable operation of the W stage? Show how you obtained your answer.



There are three potentially critical paths in the D stage:

- (1) The path involving RD1, All Bits 0?, the AND gate, and a multiplexer.
- (2) The path involving Control, the AND gate, and a multiplexer.
- (3) The path involving the branch target address PCBranch.

What is the minimum clock period for reliable operation of the D stage? Show your analysis of the three paths listed above.

1) 
$$T_c \ge 32$$
,  $+$   $127 + 24 + 33$ ,  $+$   $21 = 237$ 

tentog for tentof for All bit's D, t-stup

pipeline AND, and 2:1 mux for re

register

Here we look at the larger side of the CLK cycle and then multiply by two to get the En11 cycle. (237)2 = 479.

a) 
$$T_c \ge 3\lambda + 90 + 44 + 43 + 21 = 190$$

typic for type for control, technologiste AND gate, 2:1 max for Pc.

3) 
$$T_c \ge 3\lambda$$
 +  $56 + 40 + 170 + 33$  +  $21 = 350$ 

the part of the sign ext, temp

Pipeline  $CC1$ , adder and for PC

Registe  $d:1 \text{ mux}$ 

Thus Tc = 474

## Overall maximum clock frequency

Combine your results for the E, F, W, and D stages to determine the maximum clock frequency for reliable operation of the circuit.

Here. To  $\geq$  474 for ruliable operation of the circuit (the largest value above), thus  $f \in \frac{1}{7} = \frac{1}{474} = 4.219E-3$ 

# Exercise B

# Exercise B

At t = 91.0 ns, what gets written into the PC?
 Shortly after t = 91.0 ns, what are the values of InstrD and PC4D?

PC = 0 x 0040\_0090 Which is the instruction address of the AND instruction, since the beg doesn't yet know to branch yet.

InstrD = 0xfe08-86e3. This is the instruction that is pulled from the instruction memory for the beg instruction.

PCD = 0x0040\_008c. This the instruction address of beq.

At t = 92.0 ns, what gets written into the PC?
 Shortly after t = 92.0 ns, what are the values of InstrD and PC4E?

PC = 0x 0040\_0094. Similar to above, this is the ore instruction, since the beg doesn't know to branch yet.

InstrD = 0x0149-f433, the instruction that is pulled from the instruction memory for the AND instruction.

PC4E = 0x0040-008c. The beg instruction address since its at the execute stage now.

3. Just before t = 93.0 ns, what are the values of PCTargetE and ZeroE?

PC Target E = 0x0090-0078. The processor has computed where the L1 label is located using the instruction address of beg and the extended value.

zero E=1 , since the ALU does a comparison between  $\times 17$  and  $\times 0$ , and since they both hold the value 0, the difference is 0 and thus zero E is thiggered to be Y.

4. At t = 93.0 ns, what gets written into the PC? Shortly after t = 93.0 ns, what is the value of InstrD?

PC = 0x0040.0078, the beg now switched the 2:1 max on the PC to take the PC target & value.

InstrD = 0x0149\_e463, this is the instruction for the OR instruction getting to the decode stage

5. At t = 94.0 ns, what gets written into the PC? Shortly after t = 94.0 ns, what is the value of InstrD?

 $PC = 0 \times 0040 - 007c$ . This is the next instruction ofter the lw at the 21 label.

 $\frac{\text{InstrD} = 0_{\times} 8e11_{-}0000}{\text{land word}}$ . This is the instruction for the

## Exercise C

#### Part 1:

The second data hazard is the use of the sub result as a source in the addi instruction at line 9. Here is a detailed description of how it is managed by the forwarding unit:

During the Execute stage of addi, the Hazard Unit detects that Rs1E ( $11000_2$  for x24) matches the RdW and that RegWriteW = 1. So, it sets ForwardAE=01 so that ResultW is passed to the A input of the ALU.

The third data hazard is the use of the lw result from line 6 used as a source for the add instruction in line 8. Here is a detailed description of how it is managed by the forwarding unit:

During the Execute stage of add, the Hazard Unit detects that Rs2E ( $01001_2$  for x9) matches RdW and that RegWriteW = 1. So, it sets ForwardBE = 01 so that ResultW is passed to the B input of the ALU.

The final data hazard is the use of the result of the add in line 8 being used as the srouce for the store word in line 9. Here is a detailed description of how it is managed by the forwarding unit:

During the Execute stage of sw, the Hazard Unit detects that Rs2E ( $01010_2$  for x10) matches RdM and that RegWriteM = 1. So, it sets ForwardBE = 10 so that ALUResultM (the add result) will be used as WriteDataE, and in the next clock cycle be WriteDataM, which is the value written to the register specified in the store word instruction (x11).

#### Part 2:

The circuit in Figure 7.55 of the textbook will fail to handle the hazard properly and store an out-of-date x10 value. Although in the Execute stage of the sw instruction the Hazard unit would correctly identify that Rs2E (01010 $_2$  for x10) matches RdM, and that RegWriteM = 1, therefore detecting a hazard, it would not be able to handle this error. This is because none of the inputs for ForwardBE will be able to give WriteDataE the correct value, so an out-of-date value will be used. It would need the ReadDataW (the result of the lw instruction) from the next clock cycle in order to have the correct result, however, this would require stalling. With this circuit design, this circuit does not account for stalling so the sw instruction will have to proceed past the Execute stage, with no way to fix the value after that. We know this circuit does not account for stalling as it does not have an enable for the PC, among other missing components, so it is unable to stop an instruction from proceeding. Thus, this circuit will fail to handle the hazard properly and store an out-of-date x10 value.