#### INDIAN INSTITUTE OF TECHNOLOGY PATNA

### CS226- Switching Theory Lab

#### Lab 3: Logic simulation Sub-blocks

#### **Assignment:**

(Design and simulate)

In this lab, you will begin to familiarise yourself with some standard blocks. This will help you learn more about logic, and build the fundamental components used various architectures.

#### **Assignment:**

#### P1:

A farmer has a dog, a goat, and a cabbage. The goat can eat cabbage and the dog can eat the goat. However, the dog does not like the cabbage. The farmer needs to cross a river and it can only carry two of the three (dog, goat, and cabbage) at a time in the boat. Let variables x, y, and z denote the position of the dog, goat, and cabbage on the south side of the river (0) or on the north side of the river (1), respectively. Let function F be an output of a logic function that will warn the farmer of anything is in danger.

- (a) Write the truth table for the function.
- (b) Let variable w denote the farmer position on the south (0) or the north side (1) of the river. Nothing is in danger in the presence of the farmer. Now modify the truth table for the four variable function.

Implement using basic gates and simulate using Logic-sim

(10 points)

**P2**:

Implement the function wx'y'+yw'z'+yxz+yxw using basic gates (AND, OR, INV)

(5 points)

**P3:** Write a Boolean equation and simulate in sum-of-products canonical form for each of the truth tables

| (a) |   |   | (b) |   |                  |   | (c) |   |                  |   | (d) |   |                  |   |   | (e) |   |                  |   |   |
|-----|---|---|-----|---|------------------|---|-----|---|------------------|---|-----|---|------------------|---|---|-----|---|------------------|---|---|
| Α   | В | Y | Α   | В | $\boldsymbol{C}$ | Y | Α   | В | $\boldsymbol{C}$ | Y | Α   | В | $\boldsymbol{C}$ | D | Y | Α   | В | $\boldsymbol{C}$ | D | Y |
| 0   | 0 | 1 | 0   | 0 | 0                | 1 | 0   | 0 | 0                | 1 | 0   | 0 | 0                | 0 | 1 | 0   | 0 | 0                | 0 | 1 |
| 0   | 1 | 0 | 0   | 0 | 1                | 0 | 0   | 0 | 1                | 0 | 0   | 0 | 0                | 1 | 1 | 0   | 0 | 0                | 1 | 0 |
| 1   | 0 | 1 | 0   | 1 | 0                | 0 | 0   | 1 | 0                | 1 | 0   | 0 | 1                | 0 | 1 | 0   | 0 | 1                | 0 | 0 |
| 1   | 1 | 1 | 0   | 1 | 1                | 0 | 0   | 1 | 1                | 0 | 0   | 0 | 1                | 1 | 1 | 0   | 0 | 1                | 1 | 1 |
|     |   | • | 1   | 0 | 0                | 0 | 1   | 0 | 0                | 1 | 0   | 1 | 0                | 0 | 0 | 0   | 1 | 0                | 0 | 0 |
|     |   |   | 1   | 0 | 1                | 0 | 1   | 0 | 1                | 1 | 0   | 1 | 0                | 1 | 0 | 0   | 1 | 0                | 1 | 1 |
|     |   |   | 1   | 1 | 0                | 0 | 1   | 1 | 0                | 0 | 0   | 1 | 1                | 0 | 0 | 0   | 1 | 1                | 0 | 1 |
|     |   |   | 1   | 1 | 1                | 1 | 1   | 1 | 1                | 1 | 0   | 1 | 1                | 1 | 0 | 0   | 1 | 1                | 1 | 0 |
|     |   |   |     |   |                  |   |     |   |                  |   | 1   | 0 | 0                | 0 | 1 | 1   | 0 | 0                | 0 | 0 |
|     |   |   |     |   |                  |   |     |   |                  |   | 1   | 0 | 0                | 1 | 0 | 1   | 0 | 0                | 1 | 1 |
|     |   |   |     |   |                  |   |     |   |                  |   | 1   | 0 | 1                | 0 | 1 | 1   | 0 | 1                | 0 | 1 |
|     |   |   |     |   |                  |   |     |   |                  |   | 1   | 0 | 1                | 1 | 0 | 1   | 0 | 1                | 1 | 0 |
|     |   |   |     |   |                  |   |     |   |                  |   | 1   | 1 | 0                | 0 | 0 | 1   | 1 | 0                | 0 | 1 |
|     |   |   |     |   |                  |   |     |   |                  |   | 1   | 1 | 0                | 1 | 0 | 1   | 1 | 0                | 1 | 0 |
|     |   |   |     |   |                  |   |     |   |                  |   | 1   | 1 | 1                | 0 | 1 | 1   | 1 | 1                | 0 | 0 |
|     |   |   |     |   |                  |   |     |   |                  |   | 1   | 1 | 1                | 1 | 0 | 1   | 1 | 1                | 1 | 1 |

P4: Generate Truth Table for the following circuit and write Boolean equations and for the given circuit and verify using simulation.



# P5: Write Boolean equations and verify.

(10 points)

|           |                       | 0     | 0 | 0 | _ | 0 | 0 | 0 | _ |
|-----------|-----------------------|-------|---|---|---|---|---|---|---|
|           |                       | 0     | 0 | 1 | 0 | 0 | 0 | 1 | 0 |
|           |                       | 0     | 0 | 1 | 1 | 0 | 0 | 1 | 0 |
|           |                       | 0     | 1 | 0 | 0 | 0 | 1 | 0 | 0 |
|           |                       | 0     | 1 | 0 | 1 | 0 | 1 | 0 | 0 |
|           |                       | 0     | 1 | 1 | 0 | 0 | 1 | 0 | 0 |
| 4         | 1/                    | 0     | 1 | 1 | 1 | 0 | 1 | 0 | 0 |
| <br>$A_3$ | <i>Y</i> <sub>3</sub> | 1     | 0 | 0 | 0 | 1 | 0 | 0 | 0 |
| $A_2$     | Y <sub>2</sub>        | <br>1 | 0 | 0 | 1 | 1 | 0 | 0 | 0 |
| 72        | '2                    | 1     | 0 | 1 | 0 | 1 | 0 | 0 | 0 |
| <br>$A_1$ | Y <sub>1</sub>        | <br>1 | 0 | 1 | 1 | 1 | 0 | 0 | 0 |
|           |                       | 1     | 1 | 0 | 0 | 1 | 0 | 0 | 0 |
| <br>$A_0$ | $Y_0$                 | <br>1 | 1 | 0 | 1 | 1 | 0 | 0 | 0 |
| Priority  |                       | 1     | 1 | 1 | 0 | 1 | 0 | 0 | 0 |
| Circuit   |                       | 1     | 1 | 1 | 1 | 1 | 0 | 0 | 0 |

## P6: Complete the truth table and Write functions a, b, c, d, e, f, and g, and verify

- · A function to display digits
- 4 inputs X, Y, Z, W
- · Seven outputs
  - $-\,$  a, b, c, d, e, f, and g

$$\begin{array}{c|c}
a \\
f \mid g \mid b \\
e \mid c
\end{array}$$



- XYZW abcdefg
- 0000 1
- 0001 0
- 0010 1
- 0011 1

- 0100 0
- 0101 1
- 0110 1
- 0111 1
- 1000 1
- 1001 1
- 1010 1
- 1011 0
- 1100 1
- 1101 0
- 1110 1
- 1111 1

### **Submission:**

Submit your .circ file containing your various transistor-level/logic level implementations. Hand written report is required for this assignment. Show the simulations to TAs.

• The simulation files p1.circ, p2.circ, p3.circ, p4.circ, p5.circ, and p6.circ

• Zip the above five files. Zip file name is your role number.

Course work submission through Email: <a href="mailto:cs225.iitp@gmail.com">cs225.iitp@gmail.com</a>

(use email subject Lab1\_Logicsim\_your roll number). This work is due on: : 25<sup>th</sup> Jan