## PROJECT NO. – 11(b)

AIM: To construct 4X1 multiplexer

APPARATUS: input and output switch;

NOT, AND, and OR gate

### **BLOCK DIAGRAM OF 4X1 MULTIPLEXER:**

## Block Diagram Of 4-To-1 Multiplexer



# CIRCUIT DIAGRAM OF 4X1 MUX:







# TRUTH TABLE FORN 4X1 MUX :



### **Verilog Code:**

```
//Developed by: Aashi Srivastava
 / TITLE:4 to 1 mux
// Date: 15.10.23, 09.53 IST
module M4to1muxPM (
    in, sel, out
    input [3:0] in;
    input [1:0 ]sel;
    output reg out;
    always @(*)
    begin
        if (sel==2'b00)
        out=in[0];
        else if (sel==2'b01)
        out=in[1];
        else if (sel==2'b10)
        out=in[2];
        else
        out=in[3];
endmodule
```

#### **Test-Bench:**

```
//Developed by: Aashi Srivastava
// TITLE: 4 to 1 mux test bench
// Date: 15.10.23, 09.53 IST
module M4to1muxPMTB (
);
    reg [3:0]in;
    reg [1:0]sel;
    wire out;
   M4to1muxPM M_1(in,sel,out);
   initial begin
    $dumpfile("M4to1muxPM.vcd");
    $dumpvars(0,M4to1muxPMTB);
    $monitor($time, "in=%b sel=%b out=%b", in, sel, out);
    in=4'b0011; sel=2'b00;
    #5 in=4'b0011; sel=2'b01;
    #5 in=4'b0011; sel=2'b11;
    #5 in=4'b0011; sel=2'b10;
    #20 $finish;
endmodule
```

#### **OUTPUT:**



