# Logic Design 2DI4 Lab 4

Instructor: Dr. Bauman/Doyle
Lab TAs: Kamal Vaghasiya (vagha1@mcmaster.ca)
Severin Hidajat (hidajats@mcmaster.ca)
FengYang Sun (sunf10@mcmaster.ca)
Orges Ali (alio5@mcmaster.ca)
Paniz Eilkhani (eilkhan p@mcmaster.ca)

Mustafa Shahid— L08 — shahim45 - 400440384 Abaan Khan — L08 — khana454 - 400428399

As a future member of the engineering profession, the student is responsible for performing the required work in an honest manner, without plagiarism and cheating. Submitting this work with my name and student number is a statement and understanding that this work is my own and adheres to the Academic Integrity Policy of McMaster University and the Code of Conduct of the Professional Engineers of Ontario. Submitted by [Mustafa Shahid, shahim45, 400440384]

As a future member of the engineering profession, the student is responsible for performing the required work in an honest manner, without plagiarism and cheating. Submitting this work with my name and student number is a statement and understanding that this work is my own and adheres to the Academic Integrity Policy of McMaster University and the Code of Conduct of the Professional Engineers of Ontario. Submitted by [Abaan Khan, khana454, 400428399]

### **REGISTERS**

### 4.5.2 Registers

A register is a group of n flip-flops operating together to represent an n-bit binary number. Each flip-flop represents a single bit. The simplest form of a register is used to capture its input(s) and hold the value (e.g.,the D flip-flop) in response to the write command (a clock pulse). A common application in using registers is to shift their content by one bit left or right. A left shift, moving all bits one position to the left, has the effect of multiplying the content value by 2. Conversely, a right shift has the effect of dividing the content value by 2. For the implementation of these registers, please design the circuit using schematic capture in the Quartus Prime Lite IDE. Load each circuit onto the MAX10 chip and test with toggle switches and LEDs.

## Milestone 1: TA to check Circular Shift register operation

1. There are a number of ways to connect flip-flops in series to create shift registers. Figure 4.2 illustrates a simple left-to-right shift register. Note it is constructed using JK's in such a way they operate like D flip-flops. Implement the circuit as shown using schematic capture design entry and load onto the FPGA. Tie your preset values HI and experiment with this circuit using a very low clock frequency supplied by the physical bench top function generator (Alternatively you could use a toggle switch to simulate the clock). Observe the register bit output patterns (Q3 Q2 Q1 Q0) on LEDs. Remember to also use the toggle switches to input the clear and serial data signals. If the HDL model of the flip-flop does not provide a Q' output then implement one using an inverter off of Q.



Figure 4.2: A Shift Register Implementation

| ١. | Truth Table |   |     |                            |  |
|----|-------------|---|-----|----------------------------|--|
|    | J           | Κ | CLK | Q                          |  |
|    | 0           | 0 | t   | Q <sub>0</sub> (no change) |  |
| П  | 1           | 0 | t   | 1                          |  |
| П  | 0           | 1 | t   | 0                          |  |
| l  | 1           | 1 | t   | $\overline{Q}_0$ (toggles) |  |





2. Modify your Shift Register circuit as shown in Figure 4.4 to implement a circular shift capability by connecting the Q0 output back to the input through an OR gate. You will also find this implementation referred to as a ring counter.





#### 4.5.3 Counters

As we have a focus on synchronous sequential logic, you will only be required to build a synchronous counter.

However, the student should be aware that there exist many asynchronous counter designs which can cause difficulties due to intermediate false outputs caused by time delays. Using HDL implement the synchronous counter from Figure 4.6. The counter from Figure 4.6 is a better design because all flip-flops receive a common

clock pulse. Verify the timing and operation using the timing diagram provided, Note: count enable can freeze

the clock count, and clock transition occurs on rising edge.

## Milestone 2: TA to check Synchronous Counter operation

The design of this counter uses *serial gating* which means that, for example, in going from state **0111** to **1000**, there are three delays through the AND gates required to generate the T-input to the final bit. This restricts the maximum count frequency. *Parallel gating* is analogous to look-ahead carry logic and allows for the design of faster counters.







## Frequency measured at:

## Q0: 50 KHz



## Q1: 25 KHz



Q2: 12.5 KHz



# Q3: 6.25 KHz



Carry: 6.25 KHz



## 4.5.4 EEPROM: Electrically Erasable Programmable Read Only Memory

# Milestone 3: TA to check EEPROM Binary-to-BCD operation

Verify the operation of the device and the conversion



## Milestone 4: TA to check EEPROM Access Operation



Access time for peripheral digital devices is always a concern to the digital designer. When the CE' and OE'

lines are tied LO, one way to measure this EEPROM's access time tacc is the delay between i) the application

of an address input, and ii) the appearance of stable data outputs. Configure the EEPROM circuit as shown in Figure 4.9 and observe the output from pin O1 on the oscilloscope. Using this waveform,

estimate the actual taccfor the SST39VF010 EEPROM. Sketch (or take a picture of the scope and annotate) and explain your observations.





## 4.6 Bonus Milestone: HDL Simulation of Circular Shift Register

For this bonus include in the report:

a) Copy of design entry with rationale for approach [4 marks]

b) An annotated screenshot of functional simulation results with all combinations of bit inputs. The annotation should illustrate your understanding of the connection between the inputs and outputs. [2 marks],

```
Sendant Western Edge Colors State 1 10 to 4 to 1 page 1 pa
```

c) A short description your testing and verification of the circuit [4 marks].

The output graph will show a continuous shiting of input data through the 4 bit shift register with each clock cycle advancing the register by 1 bit. The clr signal being high ensures that the shift register retains its state without being reset.