# Abanob Evram

SPI-Slave with Single Port RAM



#### 1-The Implementation (Timing report) for seq encoding:

| State     | 1 | New Encoding | ı | Previous Encoding |
|-----------|---|--------------|---|-------------------|
| IDLE      | 1 | 000          | I | 000               |
| CHK_CMD   | I | 001          | 1 | 001               |
| WRITE     | T | 010          | 1 | 010               |
| READ_ADD  | T | 011          | 1 | 011               |
| READ_DATA | 1 | 100          | 1 | 100               |

INFO: [Synth 8-3354] encoded FSM with state register 'cs\_reg' using encoding 'sequential' in module 'SPI'

#### **Design Timing Summary**

| Setup                        |          | Hold                         |          | Pulse Width                              |          |
|------------------------------|----------|------------------------------|----------|------------------------------------------|----------|
| Worst Negative Slack (WNS):  | 4.795 ns | Worst Hold Slack (WHS):      | 0.102 ns | Worst Pulse Width Slack (WPWS):          | 4.500 ns |
| Total Negative Slack (TNS):  | 0.000 ns | Total Hold Slack (THS):      | 0.000 ns | Total Pulse Width Negative Slack (TPWS): | 0.000 ns |
| Number of Failing Endpoints: | 0        | Number of Failing Endpoints: | 0        | Number of Failing Endpoints:             | 0        |
| Total Number of Endpoints:   | 205      | Total Number of Endpoints:   | 205      | Total Number of Endpoints:               | 99       |

All user specified timing constraints are met.

#### 2-The Implementation (Timing report) for one\_hot encoding:

| State     | ı   | New Encoding | 1 | Previous Encoding |
|-----------|-----|--------------|---|-------------------|
| IDLE      | 1   | 00001        | ı | 000               |
| CHK_CMD   | 1   | 00010        | 1 | 001               |
| WRITE     | 1   | 00100        | 1 | 010               |
| READ_ADD  | 1   | 01000        | 1 | 011               |
| READ_DATA | I . | 10000        | I | 100               |

INFO: [Synth 8-3354] encoded FSM with state register 'cs\_reg' using encoding 'one-hot' in module 'SPI'

#### **◆ Design Timing Summary**

| Setup                        |          | Hold                         |          | Pulse Width                              |          |
|------------------------------|----------|------------------------------|----------|------------------------------------------|----------|
| Worst Negative Slack (WNS):  | 4.042 ns | Worst Hold Slack (WHS):      | 0.052 ns | Worst Pulse Width Slack (WPWS):          | 4.500 ns |
| Total Negative Slack (TNS):  | 0.000 ns | Total Hold Slack (THS):      | 0.000 ns | Total Pulse Width Negative Slack (TPWS): | 0.000 ns |
| Number of Failing Endpoints: | 0        | Number of Failing Endpoints: | 0        | Number of Failing Endpoints:             | 0        |
| Total Number of Endpoints:   | 207      | Total Number of Endpoints:   | 207      | Total Number of Endpoints:               | 101      |

#### 3-The Implementation (Timing report) for gray encoding:

| State     | New | Encoding | 1 | Previous Encoding |
|-----------|-----|----------|---|-------------------|
| IDLE      | 1   | 000      | I | 000               |
| CHK_CMD   | I . | 001      | 1 | 001               |
| WRITE     | I . | 011      | 1 | 010               |
| READ_ADD  | I . | 010      | 1 | 011               |
| READ_DATA | I   | 111      | I | 100               |

INFO: [Synth 8-3354] encoded FSM with state register 'cs\_reg' using encoding 'gray' in module 'SPI'

| etup                         |          | Hold                         |          | Pulse Width                              |          |
|------------------------------|----------|------------------------------|----------|------------------------------------------|----------|
| Worst Negative Slack (WNS):  | 4.861 ns | Worst Hold Slack (WHS):      | 0.075 ns | Worst Pulse Width Slack (WPWS):          | 4.500 ns |
| Total Negative Slack (TNS):  | 0.000 ns | Total Hold Slack (THS):      | 0.000 ns | Total Pulse Width Negative Slack (TPWS): | 0.000 n  |
| Number of Failing Endpoints: | 0        | Number of Failing Endpoints: | 0        | Number of Failing Endpoints:             | 0        |
| Total Number of Endpoints:   | 205      | Total Number of Endpoints:   | 205      | Total Number of Endpoints:               | 99       |

# Then the best encoding is hot\_encoding Because it's the best time

#### 1-The elaboration (message) for one hot encoding:

- 2-The elaboration (schematic) for one\_hot encoding:

(a) [Opt 31-138] Pushed 0 inverter(s) to 0 load pin(s).



#### 3-The synthesis (message) for one\_hot encoding:

✓ 

Synthesis (1 warning)

[Constraints 18-5210] No constraint will be written out.

# 4-The synthesis (schematic) for one\_hot encoding:



# 5-The synthesis (report) for one\_hot encoding:

| g |
|---|
|   |
| 0 |
| 1 |
| 0 |
| 1 |
| 0 |
|   |

# 6-The synthesis (Timing report) for one\_hot encoding:

| Setup                        |          | Hold                         |          | Pulse Width                                 |          |
|------------------------------|----------|------------------------------|----------|---------------------------------------------|----------|
| Worst Negative Slack (WNS):  | 5.194 ns | Worst Hold Slack (WHS):      | 0.149 ns | Worst Pulse Width Slack (WPWS): 4.          | 4.500 ns |
| Total Negative Slack (TNS):  | 0.000 ns | Total Hold Slack (THS):      | 0.000 ns | Total Pulse Width Negative Slack (TPWS): 0. | ).000 ns |
| Number of Failing Endpoints: | 0        | Number of Failing Endpoints: | 0        | Number of Failing Endpoints: 0              | )        |
| Total Number of Endpoints:   | 206      | Total Number of Endpoints:   | 206      | Total Number of Endpoints: 10               | 101      |

#### 7-The synthesis (critical path) for one\_hot encoding:



#### 8-The Implementation (message) for one hot encoding:



#### 9-The Implementation (Utilization report) for one\_hot encoding:

| Name 1                | Slice LUTs<br>(20800) | Slice Registers<br>(41600) | F7<br>Muxes<br>(16300) | Slice<br>(815<br>0) | LUT as Logic<br>(20800) | LUT as Memory<br>(9600) | LUT Flip Flop Pairs<br>(20800) | Block RAM Tile<br>(50) | Bonded IOB<br>(106) | BUFGCTRL<br>(32) | BSCANE2<br>(4) |
|-----------------------|-----------------------|----------------------------|------------------------|---------------------|-------------------------|-------------------------|--------------------------------|------------------------|---------------------|------------------|----------------|
| ∨ N Maindesign        | 1415                  | 2014                       | 10                     | 676                 | 1307                    | 108                     | 808                            | 1                      | 5                   | 2                | 1              |
| > 1 dbg_hub (dbg_hub) | 475                   | 727                        | 0                      | 243                 | 451                     | 24                      | 306                            | 0                      | 0                   | 1                | 1              |
| RAM (RAM_main)        | 2                     | 17                         | 0                      | 6                   | 2                       | 0                       | 0                              | 0.5                    | 0                   | 0                | 0              |
| I spi (SPI)           | 174                   | 81                         | 0                      | 57                  | 174                     | 0                       | 81                             | 0                      | 0                   | 0                | 0              |
| > 1 u_ila_0 (u_ila_0) | 764                   | 1189                       | 10                     | 377                 | 680                     | 84                      | 420                            | 0.5                    | 0                   | 0                | 0              |

# 10-The Implementation (Timing report) for one\_hot encoding:



### 11-The Implementation (device) for one\_hot encoding:



#### Snippets from the waveforms captured from QuestaSim:



```
# Case2 :Test Write Data
# Activate reset
                                      # MOSI = 1, MISO = 0, SS n = 0
\# MOSI = 0, MISO = x, SS n = 1
                                      # MOSI = 0, MISO = 0, SS n = 0
# MOSI = 0, MISO = 0, SS n = 1 # MOSI = 1, MISO = 0, SS_n = 0
                                      \# MOSI = 0, MISO = 0, SS n = 0
# Casel :Test Write Address
                                      # MOSI = 1, MISO = 0, SS_n = 0
# MOSI = 0, MISO = 0, SS n = 0
                                      # MOSI = 0, MISO = 0, SS_n = 0
# MOSI = 1, MISO = 0, SS_n = 0 # MOSI = 1, MISO = 0, SS_n = 0
                                      # MOSI = 0, MISO = 0, SS n = 0
# MOSI = 0, MISO = 0, SS n = 0
                                      # MOSI = 1, MISO = 0, SS_n = 0
# MOSI = 1, MISO = 0, SS n = 0
                                      # MOSI = 0, MISO = 0, SS n = 0
                                      # MOSI = 1, MISO = 0, SS n = 0
# rx data = 0011100111
                                      # rx data = 0101010101
\# MOSI = 1, MISO = 0, SS n = 1
                                      \# MOSI = 1, MISO = 0, SS n = 1
# Case3 :Test Read Address
# MOSI = 1, MISO = 0, SS n = 0
# MOSI = 0, MISO = 0, SS n = 0
# MOSI = 1, MISO = 0, SS_n = 0
# rx data = 1000000011
\# MOSI = 1, MISO = 0, SS n = 1
# Case4 :Test Read data
# MOSI = 1, MISO = 0, SS n = 0
# MOSI = 0, MISO = 0, SS n = 0
# MOSI = 1, MISO = 0, SS n = 0
# MOSI = 0, MISO = 0, SS n = 0
# MOSI = 1, MISO = 0, SS n = 0
\# MOSI = 0, MISO = 0, SS n = 0
\# MOSI = 1, MISO = 0, SS n = 0
# MOSI = 1, MISO = 1, SS n = 0
# tx data = 111111110
\# MOSI = 1, MISO = 1, SS n = 1
# MOSI = 1, MISO = 0, SS n = 1
```