



### Mansoura University

**Faculty of Engineering** 

Computer Engineering and Control Systems Department



## **Graduation Project Handbook**

OTA Update for smart vehicles

Supervisor

Dr. Hesham Helmy Gad

### **Students**

- 1. Belal Mohamed Abd Elhamid Elmahdy
- 2. Sahar Hossam Elnagar
- 3. Nada Gamal Elsayed
- 4. Hager Mohamed Mohamed
- 5. Yomna Mohamed Mokhtar

### Contents

| <i>Chapter 0</i>                                                  | vii  |
|-------------------------------------------------------------------|------|
| Introduction                                                      | vii  |
| 0.1Problem State                                                  | ment |
| viii                                                              |      |
| 0.2 Over-The-Air (OTA) updates for Vehicles                       | ix   |
| 0.3 Major Challenges                                              | xii  |
| 0.4 OTA Requirements                                              | xiii |
| 0.5 OTA Update Benefits                                           | xiv  |
| CHAPTER ONE                                                       | 16   |
| System Components                                                 | 16   |
| 1.1 Electronic equipment                                          | 16   |
| 1.2 Hardware Structure                                            | 17   |
| 1.2.1 ECU 1(The gateway):                                         | 18   |
| 1.2.2 ECU 2(dashboard):                                           | 19   |
| 1.2.3 ECU3 (steering and driving):                                | 20   |
| Chapter TWO                                                       | 21   |
| Nodemcu and cloud connection                                      | 21   |
| 2.1 Different methods for OTA updates                             | 21   |
| 2.2 The Role of IoT Gateway in the OTA Update                     | 23   |
| 2.3 Let's talk about Nodemcu                                      | 24   |
| 2.4 What is firebase and why we used it?                          | 25   |
| 2.5 Using Nodemcu with firebase platform                          | 25   |
| 2.5.1 Uploading a firmware file to Firebase                       | 25   |
| 2.5.2 Downloading a firmware file from Firebase                   | 26   |
| 2.5.3 Using Real time database in our project                     | 27   |
| 2.6 Firmware file AES Encryption                                  | 29   |
| 2.7 IOT flow charts                                               | 30   |
| Chapter THREE                                                     | 32   |
| AUTOSAR Memory Stack                                              | 32   |
| 3.1 Introduction to AUTOSAR architecture:                         | 32   |
| 3.2 AUTOSAR Memory Stack:                                         | 33   |
| 3.2.1 EEPROM Driver Module                                        | 35   |
| 3.2.1.1 Further definitions of terms used throughout this module: | 35   |

| 3.2.1.2 Functions Supported in this Module:                       | 36 |
|-------------------------------------------------------------------|----|
| 3.2.1.3 Sequence Diagrams                                         | 37 |
| 3.2.2 Flash Driver Module                                         | 40 |
| 3.2.2.1 Further definitions of terms used throughout this module: | 40 |
| 3.2.2.2 Functions Supported in this Module:                       | 40 |
| 3.2.2.3 Sequence Diagrams                                         | 41 |
| 3.2.3 EA Module                                                   | 44 |
| 3.2.3.1 General Behavior of EA module                             | 44 |
| 3.2.3.2 Blocks Configurations                                     | 45 |
| 3.2.3.3 Functions Supported in this module                        | 46 |
| 3.2.3.4 Sequence diagrams                                         | 47 |
| 3.2.3.5 Error Handling                                            | 51 |
| 3.2.4 Fee Module                                                  | 52 |
| 3.2.4.1 General behavior of FEE Module                            | 52 |
| 3.2.4.2 Functions supported in this module                        | 53 |
| 3.2.4.3 Sectors and Blocks Organizations                          | 54 |
| 3.2.4.4 Module Global Variables                                   | 55 |
| 3.2.4.5 Module State Machines                                     | 55 |
| 3.2.5 MemIf Module                                                | 62 |
| 3.2.5.1 General Behavior                                          | 63 |
| 3.2.5.2 Functions supported in the MemIf Module                   | 63 |
| 3.2.6 NvM Module                                                  | 64 |
| 3.2.6.1 Addressing Scheme for the memory hardware abstraction     |    |
| 3.2.6.2 Basic storage objects in NvM                              | 65 |
| 3.2.6.3 Block Management Types in NvM                             | 66 |
| 3.2.6.4 CRC based comparison                                      | 67 |
| 3.2.6.5 Error recovery                                            | 68 |
| 3.2.6.6 Functions supported in this module                        | 68 |
| 3.2.6.7 NvM Block Descriptor                                      | 69 |
| 3.2.6.8 Sequence Diagrams                                         | 70 |
| Chapter FOUR                                                      | 74 |
| Communication Protocol CAN                                        |    |
| 4.1 Layers Structure of CAN                                       |    |
| 4.1.1 Physical layer                                              |    |
| 4.1.1.1 Bus Levels                                                |    |
| 4.1.1.2 Connectors and Wires                                      | 77 |

| 4.1.2 Data Link Layer                  | 78  |
|----------------------------------------|-----|
| 4.2 Message Frame Format               | 78  |
| 4.2.1 Data Frame Format                | 79  |
| 4.2.2 Error Frame Format               | 81  |
| 4.3 Bit Timing                         | 83  |
| 4.4 Developing CAN Interface Driver    | 85  |
| 4.4.1 CAN Interface In Microcontroller | 85  |
| 4.4.2 CAN Filters                      | 86  |
| 4.4.3 FIFO Buffer :                    | 87  |
| 4.5 Flow Charts                        | 88  |
| 4.5.1 Transmission Flow Chart          | 88  |
| 4.5.2 Receiving Flow Chart             | 90  |
| Chapter FIVE                           | 92  |
| Firmware and bootloader                | 92  |
| 5.1 Updating a firmware: When? Why?    | 92  |
| 5.1.1 Problems                         | 94  |
| 5.1.2 Solutions                        | 94  |
| 5.2 Boot-loader Requirements           | 94  |
| 5.3 The Boot-loader System             | 95  |
| 5.3.1 Boot-loader Behavior             | 96  |
| 5.3.2 Application Behavior             | 96  |
| 5.3.3 Start-Up Branching               | 97  |
| 5.3.4 Memory Partitioning              | 97  |
| 5.3.5 Embedded Application Setup       | 98  |
| 5.4 Update State Machine Diagram       | 99  |
| CHAPTER SIX                            | 100 |
| Smart LCD                              | 100 |
| 6.1 Smart LCD Highlight                | 100 |
| 6.2 Block Diagram                      | 101 |
| 6.3 How to Use a Smart LCD             | 101 |
| 6.4 Operation Function Descriptions    | 102 |
| 6.5 Graphics Editor                    | 103 |
| 6.6 Serial Communication               | 104 |
| 6.6.1 Hardware connection              | 104 |
| 6.6.2 Communication Packet Structure   | 104 |
| 6.6.3 Packet Acknowledgment            | 105 |

| CHAPTER SEVEN                   | 106 |
|---------------------------------|-----|
| Gateway                         | 106 |
| 7.1 Abstract                    | 106 |
| 7.2 Our Gateway                 | 107 |
| 7.2.1 Gateway Sequence diagram  | 107 |
| 7.2.2 Gateway code architecture | 108 |
| 7.2.2.1 Gateway tasks           | 108 |
| 7.2.2.2 NodeMCU Side            | 110 |
| Appendix I                      | 111 |
| Sources and References          | 112 |

### Chapter 0



### Introduction

OTA technology has increased in significance, as mobile devices evolve and applications emerge. Mobile operators and telecommunication third parties can send OTA updates through SMS to configure data updates in SIM cards; distribute system updates; or access services, such as wireless access protocol (WAP) or multimedia messaging service (MMS). OTA updates also enable mobile operators to activate user subscriptions. OEMs can use OTA updates to fix bugs through firmware and change the user interface.

The proliferation of IoT has led manufacturers to use OTA updates for autonomous vehicles, smart home speakers and other IoT devices.

An over-the-air update: is the wireless delivery of new software or data to mobile devices.

Wireless carriers and original equipment manufacturers (OEMs) typically use over-the-air (OTA) updates to deploy firmware and configure phones for use on their networks. The initialization of a newly purchased phone, for example, requires an over-the-air update. With the rise of smartphones, tablets and internet of things (IoT) devices, carriers and manufacturers have also turned to over-the-air updates for deploying new operating systems (OSes) to these devices.

Introduction

### 0.1 Problem Statement

During the past twenty-five years, computer-based electronic control units (ECUs) have gradually replaced many of the mechanical and pneumatic control systems in vehicles. A 2013 study released by Frost & Sullivan found that mass market cars by then had at least 20 million to 30 million lines of software code, while premium cars could have as much as 100 million lines controlling essential systems. According to Frost & Sullivan, the average cost of the software code is \$10 per line and it is steadily increasing. They estimate that by 2020 that the amount of software will increase by as much as 50 percent.

It is essential for vehicle OEMs to manage the software efficiently over the lifecycle of the vehicle, both to provide improvements in performance and to deliver corrections to faulty software that endanger lives or the environment and which could result in expensive product recalls. It is estimated that between 60 and 70 per cent of vehicle recalls in North America and Europe today are due to software problems, so this issue is clearly one that must be addressed aggressively by the OEMs. A topical case in point is Volkswagen and the eleven million diesel vehicles it has sold during the past eight years with 'faulty' emissions control software. A portion of these vehicles also require hardware changes, but if VW could have corrected the problem with only a software update, the process would have taken far less time, cost much less and reduced the environmental impact.

Over-the-air updating is already in use among some vehicle OEMs (e.g. Tesla and Mercedes-Benz) as an alternative to performing the software updates using a vehicle workshop system, however this practice is still very new and limited. In a future OTA scenario, whether the updates are performed in the workshop or at the dealer with OTA technology, or remotely, there remain both technical and business reasons for using the dealer network for performing the updates. Unlike a company like Tesla Motors, which sells cars directly to customers and which does not have a dealer network, vehicle OEMs are dependent on their dealers and National Sales

Introduction viii

Companies for customer contact information. Many, if not most, car OEMs do not have a central database containing the names and most recent contact information on the owners or drivers of their vehicles. Dealers with workshops want to continue to have the direct relationships with customers in order to sell service and accessories, and to eventually sell the customer a new car. They will resist any attempt to short circuit them.

### 0.2 Over-The-Air (OTA) updates for Vehicles

As shown in Figure(0-1), the advantages of being able to perform in-the-field software updates to cars are well established: it will save manufacturers money, enable critical bugs to be patched immediately and allow compelling new features to be added to the vehicle at any time during its lifecycle.

At present however, few vehicles actually have the ability to receive updates. Even the cars that do support Over-The-Air (OTA) updates are only designed to update the infotainment or telematics systems. If an OEM discovers a fault in the firmware that controls a critical function such as the brakes or an airbag, then the vehicle has to be returned to the dealership. Electronic Control Units (ECUs) that control features like the engine, brakes, steering are deeper within the vehicle network architecture, and are typically Microcontrollers (MCUs) with small amounts of embedded flash and RAM. This brings constraints which require a different update approach.

Unlike a mobile phone or PC, car owners will not tolerate downtime of their vehicles while updates take place. Therefore, updates critical to vehicle operation should ideally take place seamlessly and invisibly in the background.

<u>Introduction</u> ix



Figure (0-1)

Introduction

### FOTA VS. SOTA:

Firmware and Software Release Packages are versioned separately, but they do interact with each other, hence dependencies between the two need to be considered.

A Software Release Package describes the state of the software components that make up certain release.

Firmware Release Package of a component that is versioned with Software RPs has to be considered as a frozen snapshot of the Software RP.

- •Update Manager must keep track of replaced versions of firmware and software packages for the use in offline rollback scenario. This requirement implies that considerable storage may be required.
- •For the purpose of firmware update, it is required to have at least 2 partitions for keeping firmware versions, as shown in Figure(0-2).
- •The bootloader shall be able to boot either partition as instructed.



Figure(0-2)

<u>Introduction</u> xi

### 0.3 Major Challenges

Based on this high level description of the OTA update process, three major challenges arise that the OTA update solution must address. The first challenge relates to memory. The software solution must organize the new software application into volatile or nonvolatile memory of the client device so that it can be executed when the update process completes. The solution must ensure that a previous version of the software is kept as a fallback application in case the new software has problems. Also, we must retain the state of the client device between resets and power cycles, such as the version of the software we are currently running, and where it is in memory. The second major challenge is communication. The new software must be sent from the server to the client in discrete packets, each targeting a specific address in the client's memory. The scheme for packetizing, the packet structure, and the protocol used to transfer the data must all be accounted for in the software design. The final major challenge is security. With the new software being sent wirelessly from the server to the client, we must ensure that the server is a trusted party. This security challenge is known as authentication. We also must ensure that the new software is obfuscated to any observers, since it may contain sensitive information. This security challenge is confidentiality. The final element of security is integrity, ensuring that the new software is not corrupted when it is sent over the air.

### Memory and other challenges:

In order to achieve reliability and stability when remotely updating ECUs additional RAM and Flash must be added to one or more of the ECUs within the vehicle; particularly if the process is transparent to the vehicle operations.

The Cloud Server distributing the releases must be design and implement as configuration management system that act as a distribution center with proper intelligence and knowledge.

Introduction xii

## -The Vehicles must have built-in intelligence to be capable of receiving and distributing incoming ECU releases

• This is particularly true if the ECUs are expected to have rollback capabilities and/or can receive updates via one-way communication mechanisms such as Satellite Radio or USB Drives

### -The following functionality must be exposed by the bootloader:

- Means of reading the currently running software version
- Means of changing the software version to be run after reboot
- Means of reading whether an error has occurred when booting the firmware

### -Partitioning and storage requirements :

 Update Manager must keep track of replaced versions of firmware and software packages for the use in offline rollback scenario. This requirement implies that considerable storage may be required.

## -For the purpose of firmware update, it is required to have a least 2 partitions for keeping firmware versions.

• The bootloader shall be able to boot either partition as instructed.

### 0.4 OTA Requirements

### Safety

• no image can be downloaded until it has been verified as the correct image for the specific ECU subcomponent; utilizing CRCs, checksums, and other release version compatibilities used.

### Security

 data should be sent utilizing security protocol and encryption mechanisms.

Introduction xiii

### Reliability

• should utilize data aggregation over one or more connection sequences (with no loss of data) with final reassembly done only after aggregation has completed.

### Scalability

• Should be design to support large number of vehicles by providing multicast and broadcast capabilities in addition to unicast.

### Flexibility

- Should support national and regional requirements.
- Should provide an efficient mechanism to support multiple car models and car groups.

### 0.5 OTA Update Benefits

- 1. **Cost efficient.** OEMs can seamlessly manage firmware updates across a fleet of IoT devices from one unified interface. The costs significantly decrease over the entire lifecycle of a car.
- 2. **Continuous improvements**. Bugs can be fixed and product behavior can be enhanced after the device lands in the hands of your consumers. This can potentially eliminate costly recalls and in-person maintenance.
- 3. **Improved scalability**. FOTA updates enable manufacturers to add new features to infrastructure after the release without physical access to upgrade firmware.
- 4. **Faster time-to-market**. Developers can test new features on selected devices and deploy frequently knowing that the products will remain stable. Firmware updates can be

| Introduction | xiv |
|--------------|-----|
|              |     |

- dispatched even while the vehicle is still on the production line or in dealer center.
- 5. Improved safety and compliance. OEMs can use SOTA updates to patch the known vulnerabilities, e.g. defective adapter plugs, instead of recalling the vehicles. Your business can respond to the legal and regulatory responsibilities faster and more cost-effectively.
- 6. **Better software quality.** SOTA updates allow you to continuously amend your systems. Whenever you discover a new opportunity for improvement (e.g., a way to reduce vehicles fuel consumption), you can instantly deliver it to customers, instead of waiting to incorporate it in a new batch of vehicles.
- 7. **Timely updates.** Ensure that your users are receiving the latest products from your business new add-ons to the infotainment systems or navigation. For autonomous driving, regular OTA software updates will become crucial to ensure safe and smooth navigation and routing.
- 8. Two-way communication. OTA data exchanges can happen both ways. By collecting data on the vehicle usage or performance and deploying analytics tools, OEMs can promote better customer experience and show customers that they care about them by issuing regular system updates. Additionally, you can gather intel for R&D and ensure preventive maintenance. Finally, you can also monetize your in-vehicle generated data using Caruso Dataplace an innovative data marketplace for the mobility ecosystem. And you can enrich your solutions with additional data sources or white-label solutions purchased through this service.

Introduction XV

# CHAPTER ONE SYSTEM COMPONENTS

### Overview of Update Flow



Figure(1-1)

### 1.1 Electronic equipment

- Tm4c123GH microcontroller.
- Stm32f407VG microcontroller.
- NodeMCU.
- CAN bus transceiver.
- TOPWAY Smart LCD.

### 1.2 Hardware Structure



Figure(1-2)

### 1.2.1 ECU 1(The gateway):

As shown in figure(1-3) TM4C123gh microcontroller is connected to:

- NodeMCU to connect to the OEM cloud (from which the car will receive the update) through Wi-Fi.
- CAN bus transceiver to distribute the update to other ECUs.
- It is also contains decryption algorithm enables to develop high performance, data protected application through secure cloud connection.



Figure(1-3)

### 1.2.2 ECU 2(dashboard):

As shown in figure(1-4) STM32F407VG microcontroller is connected to:

- TOPWAY LCD to display driving data and the update process.
- CAN bus transceiver to receive the update from the gateway and receive the data to display.
- Audio device.



Figure(1-4)

### 1.2.3 ECU3 (steering and driving):

Figure(1-5) shows an Example for other ECUs in the car.



Figure(1-5)

Chapter One: System Components

### CHAPTER TWO

# CHAPTER TWO NODEMCU AND CLOUD CONNECTION

In industrial environments, it is not feasible to update remote devices using the traditional method, which involves connecting each embedded device to a PC with a cable especially in automotive. If not updated, the devices can miss out on critical security improvements and bug fixes.

Ota update is a mechanism for remotely updating internetconnected hardware with new settings, software, and/or firmware.

### 2.1 Different methods for OTA updates

There are different methods for OTA updates, but the most common are as follows:

- **1. Edge-to-cloud OTA updates:** An ECU microcontroller installed in the vehicle can receive firmware OTA packages from a remote server. The package can include upgrades to both the microcontroller's underlying hardware capabilities (FOTA) and updates to applications running on those (SOTA).
- **2. Gateway-to-cloud OTA updates:** An Internet-connected gateway (for instance, a telematics system), in charge of managing a set of local edge devices, can receive updates from a remote server. These updates can be aimed at improving all or some of the installed software applications, the app's host environment, and/or the gateway device's firmware.

**3. Edge-to-gateway-to-cloud OTA updates:** As shown in Figure (2-1), an internet-connected gateway manages a group of locally connected edge devices. These devices receive remote firmware updates via the gateway.

### Overview of Update Flow Firmware Control ECUID ECU\_A ECU\_B EGU\_C **ECUA** OEM OTA Cloud Servers Gateway Telematics ECU B (OTA Unit Manager) ECU C Encrypted ECU A Diff v01 Update & ECU B Bin v04 ECU C Diff v11 Rollback Images NAND Storage

Figure(2-1)

In our project we are using **Edge-to-gateway-to-cloud OTA updates**, so we need a cloud connection to have internet-connected gateway to be able to upload firmware to the cloud and then download it with this gateway, then we will be able to send it to the central gateway and this is the ECU microcontroller installed in the vehicle to perform the update needed.

### 2.2 The Role of IoT Gateway in the OTA Update

A gateway is a bridge between edge devices and cloud; it manages traffic between networks that use different protocols. A cloud gateway performs protocol translation tasks. It also acts as a proxy server for devices on the field that do not feature wireless communication capabilities. The IoT gateway receives data from those devices and packages the information for transmission over TCP/IP.

In our project we are using an internet-connected gateway and a central gateway which is ECU microcontroller, that is why we choose Nodemcu -shown in Figure(2-2)- to represented in our project as internet-connected gateway.



Figure(2-2)

### 2.3 Let's talk about Nodemcu

**NodeMCU** is an open-source firmware and development kit that helps you to prototype or build IoT products. It includes firmware that runs on the ESP8266 Wi-Fi SoC from Espressif Systems, and hardware which is based on the ESP-12 module. The firmware uses the Arduino IDE.

**Nodemcu** is a Arduino based microcontroller with additional feature of ESP8266 Wifi chip with full TCP/IP stack, main advantage of Nodemcu is that it can directly connect to the internet without using any additional peripheral, and can connect to cloud using HTTP or MQTT protocols to send and receive data to help iot systems to be up to date and can monitor systems as well analyse data for the future developments.

We used **Nodemcu** to connect to firebase cloud using it's features to able to download firmware using **Nodemcu**.



Figure(2-3)

### 2.4 What is firebase and why we used it?



<u>Firebase</u> is a powerful platform for your mobile and web application. Firebase can power your app's backend, including data storage, user authentication, static hosting, and more.

Firebase lets you automatically run backend code in response to events triggered by Firebase features and HTTPS requests. Your code is stored in Google's cloud and runs in a managed environment. There's no need to manage and scale your own servers. It's supporting for Android, iOS, C++, Unity and Web Platform.

Firebase is google platform, free and easy to use, it have a real time database that we will explain later what we need it for.

### 2.5 Using Nodemcu with firebase platform

The main usage we need firebase for is uploading firmware file that we need to perform ota update, then connect with Nodemcu and downloading firmware.

We use other firebase features like real time database, cloud messaging, data analysis and other features that we will mention and explain later.

### 2.5.1 Uploading a firmware file to Firebase

First, we need a way to upload a new firmware file to Firebase, so it can be downloaded by our Nodemcu over the Internet.

### CHAPTER TWO

One of Firebase's key features is <u>Firebase Cloud Storage</u>, which lets you store files which can be retrieved over the Internet using a simple HTTP request.

A manual way to upload a new file to Firebase is to visit the <u>Firebase console</u>, click on "Storage" in the left nav bar, and then click on the "Upload file" button shown in Figure(2-4):



Figure(2-4)

### 2.5.2 Downloading a firmware file from Firebase

First, we need to get the URL for the file that we uploaded above. In the Firebase console, when you click on a file in the Cloud Storage list, look for the "Download URL" in the box that pops up to the right, as shown in Figure (2-5).

### CHAPTER TWO

| File location ^                                                                                        |
|--------------------------------------------------------------------------------------------------------|
| Storage location gs://team- sidney.appspot.com/Blinky.ino.binBl!nky Dec 21 2018 16:55:11 Dotstar strip |
| Download URL 1 <u>revoke</u><br>https://firebasestorb-a0d4-04a81a1c9ff7                                |
| Create new download URL                                                                                |

Figure(2-5)

This is going to give you a URL for the file we need to download, All we have to do is have our Nodemcu code pull the contents of this URL down over the Internet to download firmware file and store it in Nodemcu Memory.

### 2.5.3 Using Real time database in our project

We discuss in last part that we need the file url to download it, so we can't include the url in our code every time we need to update since the Nodemcu will be installed in our vehicle.

That's why we need to use real time database to send a notification to the Nodemcu that there is a new update and also send the url needed to download the file let's see how we can do this in the next steps.

Let's explain this procedure on a simple example, we have a file uploaded on firebase cloud storage, so we have file's url.

First we will create a real time database from the left bar after creating a firebase account as shown in Figure (2-6).

Chapter Two: Nodemcu and cloud connection



Figure(2-6)

Second we will create a records in this database as we want and shown in the next picture for our example, we have a flag that tells Nodemcu to start receiving the url to start download the default will be "false" and then we will change it to "true" as shown in Figure(2-7).



Figure(2-7)

### CHAPTER TWO

### 26 Firmware file AES Encryption

We explained previously that we need to upload the code file to Firebase cloud storage ,but we have to ensure that the code is safe and have a high security by encrypting the code file before uploading it and then the system download it.

The algorithm we used to encrypt the file is AES 128 which refer to the Advanced Encryption Standard is a block cipher that uses shared secret encryption based on symmetric key algorithm.

### **AES-128 Features:**

• Pure C library

• Input: 128-bit blocks

• Output: 128-bit blocks

Key: 128 bits

### 2.7 IOT flow charts



### CHAPTER TWO

### Update File



# CHAPTER THREE AUTOSAR MEMORY STACK

### 3.1 Introduction to AUTOSAR architecture:

AUTomotive Open System ARchitecture (AUTOSAR) is a global development partnership of automotive interested parties founded in 2003. It pursues the objective to create and establish an open and standardized software architecture for automotive electronic control units (ECUs). Goals include the scalability to different vehicle and platform variants, transferability of software, the consideration of availability and safety requirements, a collaboration between various partners, sustainable use of natural resources, and maintainability during the whole product lifecycle.

The AUTOSAR Architecture as shown in Figure(3-1) distinguishes on the highest abstraction level between three software layers: Application, Runtime Environment and Basic Software which run on a Microcontroller.

The AUTOSAR Basic Software layer is further divided in the layers: Services, ECU Abstraction, Microcontroller Abstraction and Complex Drivers.

The Basic Software Layers are further divided into functional groups (Vertical Stacks). Examples of Services are System, Memory and Communication Services.

| Chapter | Three: | AUTOSA | R Memory | y |
|---------|--------|--------|----------|---|
| o. 1    |        |        |          |   |

Stack



Service Layer ECU Abstraction Layer Microcontroller Abstraction Layer

Figure(3-1)

In this project we are implementing the memory stack based on AUTOSAR Architecture, so Let's get into its details..

### 3.2 AUTOSAR Memory Stack:

Memory Stack provides basic memory management services to the upper Application layer and to the Basic Software Modules (BSW) of the AUTOSAR layered architecture.

The memory management services ensure access to the memory cluster, to the devices or software functions, for reading and writing data to non-volatile memory media like Flash or EEPROM.

Figure(3-2) shows various software modules and device drivers associated with AUTOSAR Memory Stack:

Chapter Three: AUTOSAR Memory

Stack



Figure(3-2)

# Software Modules and Device Drivers in AUTOSAR MemStack:

Memory Stack in AUTOSAR layered architecture is a collection of software modules and device drivers.

Following is the list of modules in different layers of AUTOSAR:

- Non-Volatile Memory Manager (NvM) it is part of the AUTOSAR Services Layer.
- Memory Interface (MemIf) it is part of the AUTOSAR ECU Abstraction Layer.
- Flash EEPROM Emulation (Fee) it is part of the AUTOSAR ECU Abstraction Layer.
- EEPROM Abstraction (Ea) it is part of the AUTOSAR ECU Abstraction Layer.

Chapter Three: AUTOSAR Memory Stack

- Flash Driver (Fls) it is part of the AUTOSAR MCAL Layer.
- EEPROM Driver (Eep) it is part of the AUTOSAR MCAL Layer.

Now, Let,s talk about the modules from down to top...

### 3.2.1 EEPROM Driver Module

The EEPROM driver provides services for reading, writing, erasing to/from an EEPROM. It also provides a service for comparing a data block in the EEPROM with a data block in the memory (e.g. RAM).

# 3.2.1.1 Further definitions of terms used throughout this module:

| Data      | A data block may contain 1n bytes and is used within the |  |
|-----------|----------------------------------------------------------|--|
| block     | API of the EEPROM driver.                                |  |
|           | Data blocks are passed with                              |  |
|           | - Address offset in EEPROM                               |  |
|           | - Pointer to memory location                             |  |
|           | - Length                                                 |  |
|           | to the EEPROM driver.                                    |  |
| Data unit | The smallest data entity in EEPROM. The entities may     |  |
|           | differ for read/write/erase operation.                   |  |

Chapter Three: AUTOSAR Memory Stack

Juck

### 3.2.1.2 Functions Supported in this Module:

### **Initialization:**

Eep\_Init

### **Operations:**

Eep \_Erase

Eep \_Write

Eep \_Cancel

Eep\_Read

Eep \_Compare

### Information:

Eep \_GetStatus

Eep \_GetJobResult

Eep \_SetMode

Eep \_GetVersionInfo

### **Internal Operations:**

Eep \_MainFunction

Chapter Three: AUTOSAR Memory

Stack

# 3.2.1.3 Sequence Diagrams

### 1. Initialization



Figure(3-3)

# 2. Read/Write/Erase/Compare

Figure(3-4) shows the sequence diagram of write function as an example. The sequence for read, compare and erase is the same, only the processed block sizes may vary.

Chapter Three: AUTOSAR Memory Stack



Figure(3-4)

Chapter Three: AUTOSAR Memory

# 3. Cancelling of a running job



Figure(3-5)

Chapter Three: AUTOSAR Memory

### 3.2.2 Flash Driver Module

The flash driver provides services for reading, writing and erasing flash memory and a configuration interface for setting / resetting the write / erase protection if supported by the underlying hardware. It's used by the Flash EEPROM emulation module for writing data.

# 3.2.2.1 Further definitions of terms used throughout this module:

| Flash<br>Sector | A flash sector is the smallest amount of flash memory that can be erased in one pass. The size of the flash sector depends upon the flash technology and is therefore hardware dependent. |
|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Flash page      | A flash page is the smallest amount of flash memory that can be programmed in one pass. The size of the flash page depends upon the flash technology and is therefore hardware dependent. |

# 3.2.2.2 Functions Supported in this Module:

### Initialization:

Fls Init

### **Operations:**

Fls Erase

Fls Write

Fls Cancel

Fls\_Read

Fls\_Compare

Fls BlankCheck

Chapter Three: AUTOSAR Memory Stack

### Information:

Fls GetStatus

Fls\_GetJobResult

Fls\_SetMode

Fls\_GetVersionInfo

### **Internal Operations:**

Fls\_MainFunction

# 3.2.2.3 Sequence Diagrams

### 1. Initialization



# 2. Synchronous functions

Figure (3-6) shows the sequence diagram of the function Fls\_GetJobResult as an example for the synchronous functions of this module. The same sequence applies also to the functions Fls\_GetStatus and Fls\_SetMode.

Chapter Three: AUTOSAR Memory



# 3. Canceling a running job



Figure(3-8)

Chapter Three: AUTOSAR Memory

# 4. Asynchronous functions

Figure(3-9) shows the sequence diagram of the flash write function as an example for the asynchronous functions of this module. The same sequence applies to the erase, read and compare jobs.



Figure(3-9)

Chapter Three: AUTOSAR Memory

### 3.2.3 EA Module

The EEPROM Abstraction (EA) module abstracts from the device specific addressing scheme and segmentation and provides the upper layers with a virtual addressing scheme and segmentation as well as a "virtually" unlimited number of erase cycles.

### 3.2.3.1 General Behavior of EA module

- The EEPROM Abstraction (EA) shall only accept one job at a time, i.e. the module shall not provide a queue for pending jobs (that's the job of the NVRAM Manager).
- The EA module shall execute the read, write and Invalidate operations asynchronously within the EA module's main function.
- The EEPROM Abstraction (EA) provides upper layers with a 32bit virtual linear address space and uniform segmentation scheme. This virtual 32bit addresses consists of
  - a 16bit block number allowing a (theoretical) number of 65536 logical blocks
  - o a 16bit block offset allowing a (theoretical) block size of 64Kbyte per block
- The Ea module shall manage for each block the information, whether this block is "correct" from the point of view of the EA module or not. This consistency information shall only concern the internal handling of the block, not the block's contents.

| Chapter Three | : AUTOSAR | Memory |
|---------------|-----------|--------|
| Stack         |           |        |

When a block write operation is started the EA module shall mark the corresponding block as inconsistent1. Upon the successful end of the block write operation, the EA module shall mark the block as consistent (again).

# 3.2.3.2 Blocks Configurations

Each block in EA module has an EaBlockConfiguration Container contains the values for the following parameters associated for this block:

- EaBlockNumber : Block Identifier.
- EaBlockSize: Size of a logical block in bytes.
- EalmmediateData: Marker for high priority data.
  - o true: Block contains immediate data.
  - o false: Block does not contain immediate data.
- EaNumberOfWriteCycles: Number of write cycles required for this block.
- EaDeviceIndex: Reference to the device this block is stored in.

\*Hint: These configurations is done at Pre-Compile time.

Chapter Three: AUTOSAR Memory

# 3.2.3.3 Functions Supported in this module

### Initialization:

Ea Init

### **Operations:**

Ea \_EraseImmediateBlock

Ea\_Write

Ea \_Cancel

Ea \_Read

Ea\_InvalidateBlock

### Information:

Ea GetStatus

Ea GetJobResult

Ea\_SetMode

Ea\_GetVersionInfo

### **Internal Operations:**

Ea \_MainFunction

### Call-back notifications:

Ea JobEndNotification

Ea JobErrorNotification

Chapter Three: AUTOSAR Memory

# 3.2.3.4 Sequence diagrams

# 1. Initialization



Figure(3-10)

# 2. Ea\_Write

The following figure shows as an example the call sequence for the Ea\_Write service. This sequence diagram also applies to the other asynchronous services of this module.

Chapter Three: AUTOSAR Memory Stack

\_\_\_\_\_



Chapter Three: AUTOSAR Memory

# 3. EA\_Cancel

Figure(3-11) shows as an example the call sequence for a canceled Ea\_Write service. This sequence diagram shows that Ea\_Cancel is asynchronous w.r.t. the underlying hardware while itself being synchronous.



Chapter Three: AUTOSAR Memory



Figure(3-11)

Chapter Three: AUTOSAR Memory Stack

# 3.2.3.5 Error Handling

The Ea module shall detect the following errors and exceptions depending on its configuration (development/production):

• Development Errors

| bevelopment birois                                        |                        |            |  |
|-----------------------------------------------------------|------------------------|------------|--|
| Type or error                                             | Error code             | Value(Hex) |  |
| API service called while module is not (yet) initialized. | EA_E_UNINIT            | 0x01       |  |
| API service called with invalid block number.             | EA_E_INVALID_BLOCK_NO  | 0x02       |  |
| API service called with invalid block offset.             | EA_E_INVALID_BLOCK_OFS | 0x03       |  |
| API service called with invalid pointer argument.         | EA_E_PARAM_POINTER     | 0x04       |  |
| API service called with invalid block length information. | EA_E_INVALID_BLOCK_LEN | 0x05       |  |
| Ea_Init failed.                                           | EA_E_INIT_FAILED       | 0x09       |  |

### • Runtime Errors

| Type or error      | Error code          | Value(Hex) |
|--------------------|---------------------|------------|
| API service called | EA_E_BUSY           | 0x06       |
| while module is    |                     |            |
| busy.              |                     |            |
| Ea_Cancel called   | EA_E_INVALID_CANCEL | 0x08       |
| while no job was   |                     |            |
| pending.           |                     |            |

\*Hint: These error codes when detected by the Ea module, are raised to the **Development Error Tracer (DET)** module.

| Chapter Three: AUTOSAR Memory |  |
|-------------------------------|--|
| Stack                         |  |
|                               |  |

### 3.2.4 Fee Module

The Flash EEPROM Emulation (FEE) shall abstract from the device specific addressing scheme and segmentation and provide the upper layers with a virtual addressing scheme and segmentation as well as a "virtually" unlimited number of erase cycles.

### 3.2.4.1 General behavior of FEE Module

- The Flash EEPROM Emulation (FEE) shall emulate the behavior of the EEPROM Abstraction Layer on flash memory technology. Thus it shall have the same functional scope and API as the EEPROM Abstraction Layer and allow for a similar configuration based on that of the underlying flash driver and flash device.
- Wear leveling algorithm to increase emulated EEPROM cycling capability.
- The objective of FEE Driver is to provide a set of software functions intended to use a Sector of Flash memory as the emulated EEPROM.

Chapter Three: AUTOSAR Memory Stack

# 3.2.4.2 Functions supported in this module

### Initialization:

Fee Init

### **Operations:**

Fee\_Write

Fee Read

Fee\_InvalidateBlock

### Information:

Fee\_GetStatus

Fee\_GetJobResult

### **Internal Operations:**

Fee\_MainFunction

### **Sector Operations:**

GetSectorStatus

SetSectorStatus

Erase\_Virtualsector

ReadVariable

WriteVariable

FindActiveSector

TransferSector

FindValidBlocks

Chapter Three: AUTOSAR Memory Stack

# 3.2.4.3 Sectors and Blocks Organizations

- The Virtual Sector is the basic organizational unit used to partition the EEPROM Emulation Flash Bank. This structure can contain one or more contiguous Flash Sectors contained within one Flash Bank.
- Virtual Sector size depends on the size of all configured blocks.
- Virtual sector size equation :
- VIRTUAL\_SECTOR\_SIZE =
   (NUM\_OF\_PHYSICAL\_SECTORS\*
   PHYSICAL\_SECTOR\_SIZE)
- NUM\_OF\_PHYSICAL\_SECTORS =
  (((SECTOR\_HEADER\_SIZE +
  ALL\_BLOCKS\_HEADER\_SIZE +
  BLOCKS\_SIZE)\PHYSICAL\_SECTOR\_SIZE) +(1U))
- Virtual Sector Header:

| 12-Bytes Virtual Sector Status header |                    |  |
|---------------------------------------|--------------------|--|
| 64-bits                               | 32-bits EraseCount |  |
| VirtualSectorStatus                   |                    |  |

Chapter Three: AUTOSAR Memory

### • Block Headre:

| 18-Bytes Block header |                 |                  |             |
|-----------------------|-----------------|------------------|-------------|
|                       | 32-bits         | 32-bits          | 16-bits     |
|                       | WriteCycleCount | NextBlockAddress | BlockNumber |

# 3.2.4.4 Module Global Variables

| Variable Name                 | Description                     |
|-------------------------------|---------------------------------|
| ActiveSectorInfo              | Sector Lookup table             |
| ModuleInternalManagement      | Save Current Module state , Job |
|                               | result, InternalProcessingState |
| BlockIndex                    | Save Block ID in blocks         |
|                               | configurations container        |
| ParametersCopy                | Save Asynchronous functions     |
|                               | parameters                      |
| JobDone                       | Save underlying layer end job   |
|                               | notification                    |
| JobError                      | Save underlying layer job error |
|                               | notification                    |
| rtn_val1, rtn_val2, rtn_val3, | Save internal states return     |
| rtn_val4, rtn_val5            | values (E_OK, E_NOT_OK,         |
|                               | E_PENDING)                      |

# 3.2.4.5 Module State Machines

# 1. Initialization State machine

• As shown in Figure(3-12), after Initialization state Fee save the Active sector start address in Lookup table.

| Chapter Three: AUTOSAR Memory |
|-------------------------------|
| Stack                         |



Figure(3-12)

Chapter Three: AUTOSAR Memory

# 2. Write Job State Machine



Figure(3-13)

Chapter Three: AUTOSAR Memory Stack

# 3. Sector Transfer Sate Machine



Figure(3-14)

Chapter Three: AUTOSAR Memory

# 4. Write new block in active sector



Figure(3-15)

Chapter Three: AUTOSAR Memory

# 5. Read Job State Machine



Chapter Three: AUTOSAR Memory

# 6. Invalidate Block State Machine



Figure(3-17)

Chapter Three: AUTOSAR Memory

### 3.2.5 MemIf Module

"Memory Abstraction Interface" (MemIf) module shown in Figure(3-18), allows the NVRAM manager to access several memory abstraction modules (FEE or EA modules).

It shall abstract from the number of underlying FEE or EA modules and provide upper layers with a virtual segmentation on a uniform linear address space.



Figure(3-18)

Chapter Three: AUTOSAR Memory

### 3.2.5.1 General Behavior

- The API specified in this chapter shall be mapped to the API of the underlying memory abstraction modules.
- The parameter DeviceIndex shall be used for selection of memory abstraction modules (and thus memory devices). If only one memory abstraction module is configured, the parameter DeviceIndex shall be ignored.
- If only one memory abstraction module is configured, the Memory Abstraction Interface shall be implemented as a set of macros mapping the Memory Abstraction Interface API to the API of the corresponding memory abstraction module.

   J (SRS\_SPAL\_12078, SRS\_MemHwAb\_14021)
   Example:
   #define MemIf\_Write(DeviceIndex, BlockNumber, DataPtr)

Fee\_Write(BlockNumber, DataPtr)

- If more than one memory abstraction module is configured, the Memory Abstraction Interface shall use efficient mechanisms to map the API calls to the appropriate memory abstraction module.
- In our case, We are using array of pointers to functions where the parameter DeviceIndex is used as array index.

# 3.2.5.2 Functions supported in the MemIf Module

The same functions of FEE and EA modules with the same parameters plus another parameter (Device index) to select the appropriate device.

Chapter Three: AUTOSAR Memory Stack

### 3.2.6 NvM Module

The NVRAM Manager (NvM) module shall provide services to ensure the data storage and maintenance of NV (non volatile) data according to their individual requirements in an automotive environment. The NvM module shall be able to administrate the NV data of an EEPROM and/or a FLASH EEPROM emulation device.

The NvM module shall provide the required synchronous/asynchronous services for the management and the maintenance of NV data (init/read/write/control).

# 3.2.6.1 Addressing Scheme for the memory hardware abstraction

- The Memory Abstraction Interface, the underlying Flash EEPROM Emulation and EEPROM Abstraction Layer provide the NvM module with a virtual linear 32bit address space which is composed of a 16bit block number and a 16bit block address offset.
- The NvM module allows for a (theoretical) maximum of 65536 logical blocks, each logical block having a (theoretical) maximum size of 64 Kbytes.
- The NvM module shall further subdivide the 16bit Fee/Ea block number into the following parts:
  - NV block base number (NVM\_NV\_BLOCK\_BASE\_NUMBER) with a bit width of (16 -NVM DATASET SELECTION BITS)
  - Data index with a bit width of (NVM DATASET SELECTION BITS)

| Chapter Three: | AUTOSAR | Memory |
|----------------|---------|--------|
| Stack          |         |        |

# 3.2.6.2 Basic storage objects in NvM

A "Basic Storage Object" is the smallest entity of a "NVRAM block". Several "Basic Storage Objects" can be used to build a NVRAM Block. A "Basic Storage Object" can reside in different memory locations (RAM/ROM/NV memory).

These basic storage objects are described below:

#### RAM Block

The "RAM Block" is a "Basic Storage Object". It represents the part of a "NVRAM Block" which resides in the RAM. It is composed of user data and (optionally) a CRC value and (optionally) a NV block header. It is used to hold the live data. This is an optional part of NVRAM block.

#### ROM Block

The "ROM Block" is a "Basic Storage Object". It represents the part of a "NVRAM Block" which resides in the ROM. The "ROM Block" is an optional part of a "NVRAM Block". Contents of ROM Block are of persistent nature, which can't be

Contents of ROM Block are of persistent nature, which can't be modified during program execution and resides in ROM/Flash. It is used to provide default data in case of an empty or damaged NV block.

#### NV Block

The "NV Block" is a "Basic Storage Object". It represents the part of a "NVRAM Block" which resides in the NV memory. The "NV Block" is a mandatory part of a "NVRAM Block".

Contents of NV Block are of persistent nature that can be modified during program execution and resides in the Flash. It is composed of NV user data and (optionally) a CRC value and (optionally) a NV block header. It is used to hold the live data that are stored periodically/on request.

#### Administrative Block

| Chapter Three: AU | ГOSAR Memory |
|-------------------|--------------|
| Stack             |              |

The "Administrative Block" is a "Basic Storage Object". It resides in RAM. The "Administrative Block" is a mandatory part of a "NVRAM Block".

Contents of Administrative Block are of non-persistent nature and resides in the RAM.

It is used to hold attribute/error/status information of the corresponding NVRAM blocks well as the block indices specifically for NVRAM blocks of type 'Dataset'. This is a mandatory part of NVRAM block.

# 3.2.6.3 Block Management Types in NvM

The following NVRAM Block Management types are supported by the NvM:

### Native NVRAM block

The Native NVRAM block is the simplest block management type. It allows storage to/retrieval from NV memory with a minimal overhead.

NVM\_BLOCK\_NATIVE type of NVRAM storage consists of the following basic storage objects:

- NV Blocks: 1 - RAM Blocks: 1 - ROM Blocks: 0..1

- Administrative Blocks: 1

#### Redundant NVRAM block

In addition to the Native NVRAM block, the Redundant NVRAM block provides enhanced fault tolerance, reliability and availability. It increases resistance against data corruption. The Redundant NVRAM block consists of two NV blocks, a RAM block and an Administrative block.

In case NV Block associated with a Redundant NVRAM block is deemed invalid (e.g. during read), an attempt is made to recover the NV Block using data from the incorrupt NV Block.

| Chapter Three: AUTOSAR | Memory |
|------------------------|--------|
| Stack                  |        |

#### Dataset NVRAM block

The Dataset NVRAM block is an array of equally sized data blocks. The application can at one-time access exactly one of this data block.

NVM\_BLOCK\_DATASET type of NVRAM storage consists of the following basic storage objects:

- NV Blocks: 1..NvMNvBlockNum

- RAM Blocks: 1

- ROM Blocks: 0..NvMRomBlockNum

- Administrative Blocks: 1

The total number of configured datasets (NV+ROM blocks) must be in the range of 1..255.

A specific dataset element is accessed by setting the corresponding index using the API NvM\_SetDataIndex. Elements with an index from 0 up to NvMNvBlockNum - 1 represent the NV Blocks, while the ones with an index from NvMNvBlockNum up to NvMNvBlockNum + NvMRomBlockNum - 1 represent the ROM blocks. The NVRAM Block user has to ensure that a valid dataset index is selected before accessing data elements.

# 3.2.6.4 CRC based comparison

- The NvM module internally uses CRC generation routines (8/16/32 bit) to check and to generate CRC for NVRAM blocks as a configurable option.
- The NvM module provides an option to skip writing of unchanged data by implementing a CRC based compare mechanism. CRC based compare mechanism can be enabled by setting configuration parameter NvMBlockUseCRCCompMechanism.

| Chapter Three: AUTOSAR Memor | y |
|------------------------------|---|
| Stack                        |   |

# 3.2.6.5 Error recovery

The NvM module provides implicit error recovery on read for NVRAM block management types NATIVE and REDUNDANT by loading default values (if configured via either the parameter NvMRomBlockDataAddress or the parameter NvMInitBlockCallback).

The explicit retrieval of ROM data is available for all block management types by calling the API NvM\_RestoreBlockDefaults. For DATASET, the related index must be set (pointing at a ROM block) prior to calling this API.

# 3.2.6.6 Functions supported in this module

### Synchronous requests:

- NvM\_Init: Service for resetting all internal variables.
- NvM\_SetDataIndex : Service for setting the DataIndex of a dataset NVRAM block.
- NvM\_GetDataIndex : Service for getting the currently set DataIndex of a dataset NVRAM block.
- NvM\_GetErrorStatus : Service to read the block dependent error/status information.
- NvM\_SetRamBlockStatus: Service for setting the RAM block status of a permanent RAM block or the status of the explicit synchronization of a NVRAM block.

### Asynchronous single block requests:

- NvM\_ReadBlock : Service to copy the data of the NV block to its corresponding RAM block.
- NvM\_WriteBlock: Service to copy the data of the RAM block to its corresponding NV block.

| Chapter Three: AU | JTOSAR Memory |
|-------------------|---------------|
| Stack             |               |

- NvM\_RestoreBlockDefaults: Service to restore the default data to its corresponding RAM block.
- NvM\_InvalidateNvBlock : Service to invalidate a NV block.

### Asynchronous multi block requests:

- NvM\_ReadAll: Initiates a multi block read request.
- NvM\_WriteAll: Initiates a multi block write request.

#### Scheduled functions:

• NvM\_MainFunction : Service for performing the processing of the NvM jobs.

#### Callback notification of the NvM module:

- NvM\_JobEndNotification: Function to be used by the underlying memory abstraction to signal end of job without error.
- NvM\_JobErrorNotification: Function to be used by the underlying memory abstraction to signal end of job with error.

# 3.2.6.7 NvM Block Descriptor

Container for a management structure to configure the composition of a given NVRAM Block Management Type. Its multiplicity describes the number of configured NVRAM blocks, one block is required to be configured. The NVRAM block descriptors are condensed in the NVRAM block descriptor table.

Chapter Three: AUTOSAR Memory Stack

\_\_\_\_\_

# 3.2.6.8 Sequence Diagrams

### 1. Synchronous calls

### 1. NvM\_Init



### 2. NvM\_SetDataIndex



### 3. NvM\_GetDataIndex

Chapter Three: AUTOSAR Memory Stack



### 4. NvM\_GetErrorStatus



### 2. Asynchronous call with callback

Figure(3-23) shows the function NvM\_WriteBlock as an example of a request that is performed asynchronously. The sequence for all other asynchronous functions is the same, only the processed number of blocks and the block types may vary. The result of the asynchronous function is obtained after an asynchronous notification (callback) by requesting the error/status information.

Chapter Three: AUTOSAR Memory Stack

71



Figure(3-23)

Chapter Three: AUTOSAR Memory

### CHAPTER FOUR

### COMMUNICATION PROTOCOL CAN

# **Abstract**

In order to make the car smart and more safety new ECUs were added to the cars, it is not a problem. The problem was how to connect between these different ECUs to deliver the data from ECU to another. In order to solve the problem of wiring in the cars, Bosch started to develop a new serial communication protocol in the early1980s. In 1986, Bosch introduced The Controller Area Network (CAN) bus to the world, The first use of CAN bus was in 1988 BMW 8 Series cars. The last version of CAN bus is CAN with Flexible Data-Rate (CAN FD) and it released from Bosch in 2012, this version speed reach to 8 Megabit/sec and allows to sending 64 byte of data in every message. The CAN bus is also using to run diagnostics on the cars to report the status of each ECU in the car this feature make the fix of car's problem easier. Today all cars in the world use CAN bus as a main serial communication protocols between most of ECUs for several reasons:

- Message priority assignment and guaranteed maximum latencies.
- Multicast communication with bit-oriented synchronization.
- System-wide data consistency.
- Bus multi master access.
- Error detection and signaling with automatic retransmission of corrupted messages.
- Detection of permanent failures in nodes, and automatic switch-off to isolate faulty node.



### 4.1 Layers Structure of CAN

Many network protocols are described using the seven layer Open System Interconnection (OSI) model, as shown in Figure(4-1). The Controller Area Network (CAN) protocol defines the Data Link Layer and part of the Physical Layer in the OSI model. The remaining physical layer (and all of the higher layers) are not defined by the CAN specification. These other layers can either be defined by the system designer, or they can be implemented using existing non-proprietary Higher Layer Protocols (HLPs) and physical layers.



Figure(4-1)

### 4.1.1 Physical layer

Is the basic hardware required for a CAN network, i.e. the ISO 11898 electrical specifications. It converts 1's and 0's into electrical pulses leaving a node, then back again for a CAN message entering a node. Although the other layers may be implemented in software or in hardware as a chip function, the Physical Layer is always implemented in hardware

The impact on the physical, which includes the transceiver, the network and the interface between microcontroller and transceiver, will be discussed in this part .

### 4.1.1.1 Bus Levels

CAN specifies two logical states: recessive and dominant.

ISO-11898 defines a differential voltage to represent recessive and dominant states (or bits), as shown in Figure (4-2).



Figure(4-2)

#### In the recessive state:

( logic '1' on the MCP2551 TXD input), the differential voltage on CANH and CANL is less than the minimum threshold (<0.5V receiver input or <1.5V transmitter output).

### In the dominant state:

( logic '0' on the MCP2551 TXD input), the differential voltage on CANH and CANL is greater than the minimum threshold. A dominant bit overdrives a recessive bit on the bus to achieve nonde structive bitwise arbitration as shown in Figure(4-3).



Figure(4-3)

### 4.1.1.2 Connectors and Wires

ISO-11898-2 does not specify the mechanical wires and connectors. However, the specification does require that the wires and connectors meet the electrical specification.

The specification also requires  $120\Omega$  (nominal) terminating resistors at each end of the bus as shown in Figure (4-4).

Transceiver used: MCP2551





MCP Wiring schematic

Figure(4-4)

### 4.1.2 Data Link Layer

is responsible for transferring messages from a node to the network without errors. It handles bit stuffing and checksums, and after sending a message, waits for acknowledgment from the receivers. The data flow model is shown in Figure (4-5).



Figure (4-5) The CAN Data-Flow Model

since CAN is a broadcast system, a transmitting node places data on the network for all nodes to access. As shown in Figure , only those nodes requiring updated data allow the message to pass through a filter that is set by the network designer messages from certain nodes can pass, and all others are ignored .

### 4.2 Message Frame Format

In CAN, there are four different types of frames, defined according to their content and function.

- ➤ Data frames: which contain data information from a source to (possibly) multiple receivers.
- Remote frames: which are used to request transmission of a corresponding (same identifier) Data frame.
- ➤ Error frame: which are transmitted whenever a node on the network detects an error.

Overload frames: which are used for flow control to request an additional time delay before the transmission of a Data or Remote frame.

### 4.2.1 Data Frame Format

Data frames are used to transmit information between a source node and one or more receivers.



There are two different formats for CAN messages shown in Figure(4-7), according to the type of message identifier that is used by the protocol.:

- Standard frames are frames defined with an 11-bit Identifier field.
- Extended frames have been made available from version 2.0 of the protocol as frames with an 29-bit Identifier field .

Standard and extended frames can be transmitted on the same bus by different nodes or by the same node.

The arbitration part of the protocol works regardless of the identifier version of the transmitted frames, allowing 29 bit identifier messages to be transmitted on the same network together with others with an 11-bit identifier.

In our project we used the both to identify messages IDs.



Figure (4-7) Standard and Extended Frame Format

### Segments of the frame:

#### SOF:

-(start of frame) it's always a dominant bit to mark the start of any CAN frame .

#### **Arbitration Field:**

- In standard Frame it's consists of 11 bit identifier so it allows variety of 2048 identifier this 11 bit followed remote transmission request bit (RTR) which is dominant in Data Frame and recessive in Remote Frame .
- In Extends Frame It's consists of 29 bit identifier so it allows 2<sup>29</sup> identifier the first 11 bits base identifier is followed by substitute Remote Request bit (SRR) it's a recessive bit. Identifier extension bit (IDE) and it's part of arbitration field which is dominant in Standard Frame and recessive in Extended Frame.

### Control Field:

- consists of IDE bit followed by 4 DLC bits Data length code to indicate how many data byte are transmitted and it may take value

from 0 to 8.

#### Data Field:

- it's comprises the actual information to be transmitted . number of data byte may be vary from 0 to 8 byte .

#### CRC &ACK Field:

- The payload is protected by a checksum using a cyclic redundancy check (CRC) which is ended by a delimiter bit. Based on the results of the CRC, the receivers acknowledge positively or negatively in the ACK slot (acknowledgement) which also is followed by a delimiter bit.

#### **EOF Field:**

After this the transmission of a data frame is terminated by seven recessive bits (End Of Frame — EOF).

### 4.2.2 Error Frame Format

The Error frame is not a real frame, but rather the result of error signaling and recovery action(s). The Error frame given that it consists of 6 dominant or recessive bits in a sequence is of fixed form with no bit stuffing.

The CAN protocol identifies and defines management for five different error types:

- **Bit error**: A Bit error is detected when the bit value read from the bus is different from the bit value that is sent.
- Stuff error: A Stuff error is detected at the sixth consecutive occurrence of the same bit in a message field that is subject to bit stuffing.
- **CRC error:** If the CRC computed by the receiver differs from the one stored in the message frame.

- Form error: A Form error occurs when a fixed-form bit field contains one or more illegal bits. There 's some fixed form of fields in CAN: CRC, DEL, ACK, EOF, Ifs These bit must be recessive bits, if receiver find any dominant bits in these fields it's a frame error.
- Acknowledgement error: It is detected by a transmitter if a recessive bit is found on the ACK slot.

First we need to know that for each node there's two error counters Transmit error counter & Receive error counter . CAN protocol includes a fault confinement mechanism that detects faulty units and places them in passive or off states, so that they cannot affect the bus state with their outputs. The protocol assigns each node to one of three states:

- **1- Error Active State:** units in this state are assumed to function properly. Units can transmit on the bus and signal errors with an Active Error flag.
- **2- Error Passive State**: units in this state are suspected of faulty behavior (in transmission or reception). They can still transmit on the bus, but their error signaling capability is restricted to the transmission of a Passive Error flag.
- **3- Buss Off State :** units in this state are very likely corrupted and cannot have any influence on the bus. (their output drivers should be switched off.)



Figure (4-8)
Bit Sequence after detection of an error:



Figure(4-9)

# 4.3 Bit Timing

The Controller Area Network (CAN) is a serial, asynchronous, multi-master communication protocol for connecting electronic control modules in automotive and industrial applications. A feature of the CAN protocol is that the bit rate, bit sample point and number of samples per bit are programmable. This gives the opportunity to optimize the performance of the network for a given application.



Figure (4-10) One-Way Propagation Delay

### CAN Bit Segments as shown in Figure (4-10):

### - Synchronization segment (SYNC SEG):

This is a reference interval, used for synchronization purposes. The leading edge of a bit is expected to lie within this segment.

### - Propagation segment (PROP SEG):

This part of the bit time is used to compensate for the (physical) propagation delays within the network. It is twice the sum of the signal propagation time on the bus line, plus the input comparator delay, and the output driver delay.

### - Phase segments (PHASE SEG1 and PHASE SEG2):

These phase segments are time buffers used to compensate for phase errors in the position of the bit edge.

These segments can be lengthened or shortened to resynchronize the position of SYNCH SEG with respect to the following bit edge.

### - Sample point (SAMPLE POINT):

The sample point is the point of time at which the bus level is read and interpreted as the value of that respective bit. The quantity information processing time is defined as the time required to convert the electrical state of the bus, as read at the SAMPLE POINT into the corresponding bit value.

### 4.4 Developing CAN Interface Driver

Using **Tiva TM4C1234GH6PM** Microcontroller we implement CAN Interface Driver. the discussion of steps presented in **Appendix Code part**.

### 4.4.1 CAN Interface In Microcontroller

- The protocol controller transfers and receives the serial data from the CAN bus and passes the data on to the message handler.
- -The message handler then loads this information into the appropriate message object based on the current filtering and identifiers in the message object memory.
- -The message handler is also responsible for generating interrupts based on events on the CAN bus .
- The message object memory is a set of 32 identical memory blocks that hold the current configuration, status, and actual data for each message object. These memory blocks are accessed via either of the CAN message object register interfaces.
- The message memory is not directly accessible in the TM4C123GH6PM memory map, so the TM4C123GH6PM CAN controller provides an interface to communicate with the message memory via two CAN interface register sets for communicating with the message objects. These two interfaces used to read or write to each message object.
- The two message object interfaces allow parallel access to the CAN controller message objects when multiple objects may have new information that must be processed. In general, one interface is used for transmit data and one for receive data.
- TM4c123GH6PM microcontroller includes two CAN units with 32 message Objects with individual identifier Masks we can use them individually or using FIFO Mode which enables Storage of multiple message objects.
- The whole message (including all arbitration bits, data-length

code, and eight data bytes) is stored in the message object. If the Identifier Mask is used, the arbitration bits that are masked to "don't care" may be overwritten in the message object.

- The transmission of any number of message objects may be requested at the same time; they are transmitted according to their internal priority, which is based on the message identifier for the message object, with 1 being the highest priority and 32 being the lowest priority.

### 4.4.2 CAN Filters

The filtering is done by arbitration identifier of the CAN frame. This technique is also used when monitoring a CAN bus, in order to focus in on messages of importance using an identifier and mask. These allow a range of IDs to be accepted with a single filter rule. When a CAN frame is received, the mask is applied. This determines which bits of the identifier will be used to determine if the frame matches the filter.

- -If a mask bit is set to a zero, the corresponding ID bit will automatically be accepted, regardless of the value of the filter bit.
- If a mask bit is set to a one, the corresponding ID bit will be compare with the value of the filter bit; if they match it is accepted otherwise the frame is rejected.
- . For Example :

identifier = 0x123, mask = 0x7FF -> matches only frames with identifier 0x123

identifier = 0x123, mask = 0x7F0 -> matches frames with identifiers 0x120, 0x121, 0x122, 0x123, ..., 0x12F

### 4.4.3 FIFO Buffer:

First in First Out concept using in CAN to Store multiple Messages Received in RAM . as Receiving each message Individually keeps interrupting the CPU for every single Message receives. It will make system overhead especially in multitasking systems . When the CPU transfers the contents of a message object from a FIFO buffer . To assure the correct function of a FIFO buffer, the CPU should read out the message objects starting with the message object with the lowest message number.

When reading from the FIFO buffer, should be aware that a new received message is placed in the message object with the lowest message number. As a result, the order of the received messages in the FIFO is not guaranteed.

### 4.5 Flow Charts

### 4.5.1 Transmission Flow Chart



88



Figure(4-11)

# 4.5.2 Receiving Flow Chart





Figure(4-12)

# CHAPTER FIVE FIRMWARE AND BOOTLOADER

Firmware can be mainly referred to as being a fixed, rather small program that controls hardware in a system. Firmware is generally responsible for very basic low-level operations without which a device would be completely non-functional.

The bootloader is the first code that is executed after a system reset. Its goal is to bring the system to a state in which it can perform its main function. This requires hardware initialization and choosing the correct image to load from flash. Because of its key role, the bootloader is usually placed in a part of the Flash that is protected from accidental erasure or corruption.

## 5.1 Updating a firmware: When? Why?

Even though firmware is not designed to be changed, updates in a bootloader or firmware are usually needed to correct bugs or to add new functionalities. Indeed, there are firmware that are not correctly designed and so contain bugs which can sometimes be critical. Sometimes, the firmware is just too old and does not comply with the client desires any more. In all these situations, a new firmware is needed.

Using Over-The-Air update: the new firmware is download thanks to wireless communication using a very specific protocol just made for the update operation.

So, updating a firmware is sometimes necessary. However, the update operation is critical because. If an unexpected problem occurs during the transmission and the updating process has not been designed accordingly, all the system can be blocked. This can

Chapter Five: Firmware and bootloader

be the case, for example if connection is lost or if the processor crashes. The first embedded systems were totally blocked when this type of event occurred. Nowadays, there are some methods which have been imagined to realize safe updates on embedded systems. The most famous and logical one can be described by Figure (5-1).



Firmware redundancy

Figure(5-1)

The idea is to keep several firmware images in memory. So if one crashes when uploaded, the bootloader chooses another one.

### 5.1.1 Problems

As mentioned, when performing an update on an embedded application several problems may appear. If ignored they lead to a non-functional device.

The main problems identified are:

- Power failure during upgrade: the consequence of this is that new firmware is partially written.
- Bad firmware: the consequence of this is that the device may stop functioning (e.g. bad firmware update for cameras)
- flash corruption: NAND flash have a certain ratio error which may prove to be significant while updates are written.
- Communication errors: The consequence of this is partially written firmware.

### 5.1.2 Solutions

The most common solution is to always keep in Flash the firmware that was written before the device was sold or put in function. Whenever a new firmware is written ensure that the bootloader can switch to the initial firmware in case the new one fails.

### 5.2 Boot-loader Requirements

Each boot-loader will have its own unique set of requirements based on the type of application; however, there are still a few general requirements that are common to all bootloaders. They are

- 1) Ability to switch or select the operating mode (Application or boot-loader).
- 2) Communication interface requirements (USB, CAN, I2C, USART, etc.)

Chapter Five: Firmware and bootloader

- 3) Flash system requirements (erase, write, read, location).
- 4) Application checksum (verifying the app is not corrupt).
- 5) Code Security (Protecting the boot-loader and the application).

### 5.3 The Boot-loader System

Boot-loaders can come in many different sizes and in many different flavors but in general the operation of a system with a boot-loader is relatively standard. There are three major components to these systems that can be seen in the Figure. They are the branching code (green), the application code (blue) and the boot-loader code (red). For most systems we prefer them to be executing the application path the majority of their operational life. Figure(5-2) highlights the execution path to get to the application by the dashed red line. The orange block is a common block used by both the bootloader and the application to reset the system.



Figure(5-2)

### 5.3.1 Boot-loader Behavior

A boot-loader in itself is not that different from a standard application; in fact, it is a standard application. What makes a boot-loader special is that it is sharing flash space with another application and has the capability to erase and program a new application in its place. Like every other application, one of the first priorities of the boot-loader is to initialize the processor and the minimum number of peripherals required to carry out boot-loading functions. It's best to keep the use of peripherals to as few as possible in the boot-loader in order to attempt to maximize the flash space that will be available for the application code.

The typical sequence for programming a device can be:

- 1) Start the boot-loader
- 2) Erase the flash
- 3) Send binary file information to the boot-loader
- 4) Generate Checksum
- 5) Quit the boot-loader and enter the application

# 5.3.2 Application Behavior

The behavior of the application image is of for the most part not of any interest to the bootloader designer except in one aspect; the application needs to be capable of receiving a command to enter the boot-loader. This means that the application needs to have two boot-loader like capabilities:

- 1) set a piece of information that the boot-loader can detect to enter boot-load mode.
- 2) Reset the system to initiate a branching decision.

### 5.3.3 Start-Up Branching

When the system starts up, there are at least two different software images that can be loaded and executed by the microcontroller, the boot-loader, the application and possibly a backup application image. It is therefore necessary that as part of the boot-loader image code a branching algorithm be included that can handle the decision making process of which image to load.

There are many different methods that can be used to decide which image to load. The simplest method that can be used and is most often used in example code from chip manufacturers is the use of a GPIO line to make the decision. For example, if the GPIO signal is high, load the application; if it is low then load the boot-loader.

A single I/O line being used to branch to the boot-loader is not a very robust solution. A user could accidentally push the boot-load button or a noise event could cause the system to enter the boot-loader. Instead, a common method used to detect a request to enter the boot-loader is to <a href="https://change.new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/change-new.gov/c

The robust solution to the branching code is that the code will calculate the application image checksum. When it is completed, the branching code will check "Does the application reset vector exist?"

### 5.3.4 Memory Partitioning

Every microcontroller has some form of non-volatile memory that is used to store the program. The most commonly used type of memory is flash. Flash is broken up into divisible sections. The smallest section of flash is often referred to as a page. Pages are organized into larger structures known as sectors. Sectors are in turn organized into larger structures known as blocks.

Each microprocessor is different as to how these sections of flash

can be manipulated. Most will allow you to write a single byte to flash at a time. Others may require that 8 bytes or 256 bytes be written at one time. In most cases, the smallest section of flash that can be erased at a time is a single sector that often consists of 4kB. It is important that before a designer gets too far in their boot-loader design that they pull out the microcontroller datasheet and read through the flash and memory organization chapters.

The primary purpose for detailed examination of the memory map is to determine what sections of flash are available and best used for the boot-loader

There are a number of factors that should be taken into account when selecting where to locate the boot-loader.

- 1) Size of the boot-loader
- 2) Location of the vector tables
- 3) Write protection and code security flash sections

### 5.3.5 Embedded Application Setup

In order for the embedded application to function properly there is an important change that needs to be made so that it plays nice with the boot-loader. The linker file needs to be updated so that it does not try to locate code or data within the boot-loader memory space.

The linker file is used by the compiler to decide where to place functions in RAM and flash. While the boot-loader memory space would be protected within flash, if the application tries to locate itself in the flash space the boot-loader would ignore those memory locations. The application would never get written correctly to flash. This could lead to a unit that is completely non-functional. It is therefore imperative that the linker be modified so that it does not occupy the same space. Figure(5-3) shows this sequence.

### 5.4 Update State Machine Diagram



Figure(5-3)

### **SMART LCD**

TOPWAY is a Smart TFT Module with 32bit MCU on board. Its graphics engine provides numbers of outstanding features. It supports TOPWAY TML 3.0 for preload and pre-design display interface that simplify the host operation and development time.

### 6.1 Smart LCD Highlight

- Standard RS232-C communication interface
  - Reliable packet protocol ensure reliable communication
  - Host data could be accepted at any moment
  - Free the host form interface response and handling
  - Direct connect the USB terminal to PC for development
- USB thumb drive with OTG cable can be used for data preload in production stage
- 256Mbyte Flash (vary by model) for interface pictures preload (more than 300 pictures (800x480))

### 6.2 Block Diagram



Figure(6-1)

### 6.3 How to Use a Smart LCD



Figure(6-2)

### -Smart LCD Connection



Figure(6-3)

### **6.4 Operation Function Descriptions**



- TML files, Picture files, ICON files are stored inside FLASH memory area. They are preloaded to LCD for stand alone interface use.
- Those files are preloaded via USB interface as an USB drive.
- All the interface flow and the touch response are based on the preloaded TML files
- VP variables memory is inside RAM area, it provides real time access via UART by the HOST or display onto the TFT by TML file.

- Custom Memories are inside FLASH memory area It can be accessed via UART interface by the HOST.
- Control and Draw Engine executes HOST commands and response respectively
- It also reports the real time Touch Key number to the HOST

### 6.5 Graphics Editor



Figure(6-5)

| 1- Menu                        | Provide basic software operation,                         |  |
|--------------------------------|-----------------------------------------------------------|--|
|                                | View options, tools options, etc.                         |  |
| 2- Tools bar                   | There are four type of tools                              |  |
|                                | - file tools for project open, save, compile output, etc. |  |
|                                | - alignment and display filter tools                      |  |
|                                | - display elements tools                                  |  |
|                                | - compile and download tools                              |  |
|                                | Resource windows (right click on the resources)           |  |
| 3- Project<br>Resources window | - built new page,                                         |  |
|                                | - import pictures (IMG_BKG, IMG_ICO, IMG_ANI)             |  |
|                                | - allocated VP variable (VP_N16, VP_N32, VP_N64)          |  |
|                                | - user file, etc                                          |  |
| 4- Working Area                | The working area for composing the display page.          |  |

|                           | User could build element onto the page.                                            |  |
|---------------------------|------------------------------------------------------------------------------------|--|
| 5-Properties<br>Window    | Display the selected element properties or Page properties                         |  |
| 6-Prompt Output<br>Window | Prompt output window show the compiling information, warning and error information |  |

### 6.6 Serial Communication

Smart LCD serial command is for real-time control and access. Host machine get the data which input through the Smart LCD interface or provide the data for display.

### 6.6.1 Hardware connection

Smart LCDs serial UART interface are based on RS232-C standard by default config as 8N1 115200bps.

### 6.6.2 Communication Packet Structure

Commands and Response Packet should be format as follow (host  $\rightarrow$  module):

| Seq    | Code     | Code type            | Description |
|--------|----------|----------------------|-------------|
| 1      | 0xAA     | Packet<br>header     | 1byte       |
| 2      | Cmd-code | Command code         | 1byte       |
| 3      | Par-data | Parameter or<br>Data |             |
| :      | :        | -                    | -           |
| :      | :        | -                    | -           |
| :      | :        | -                    | -           |
| N-3 th | 0xCC     |                      |             |
| N-2 th | 0x33     |                      |             |
| N-1 th | 0xC3     |                      |             |

| N th | 0x3C |  |
|------|------|--|

# 6.6.3 Packet Acknowledgment

Packet Acknowledgment is two byte in ASCII (module → host):

| Response                         | code | Description  |
|----------------------------------|------|--------------|
| Command (in packet) executed and | ":>" | In ASCII     |
| wait for next Command            | :>   | (0x3a, 0x3e) |
| Command (in packet) error and    | "!>" | In ASCII     |
| wait for next Command            | !>   | (0x21,0x3e)  |
| Invalid Packet                   | null | No response  |

#### CHAPTER SEVEN

# CHAPTER SEVEN GATEWAY

### 7.1 Abstract

Increased consumer demand for greater vehicle functionality is spurring more complex electronics in cars with an increased number of computers called Electronic Control Units (ECUs) with different network interfaces. Modern vehicles can integrate over 100 ECUs connected over multiple networks such as CAN (Control Area Network), LIN (Local Interconnect Network), FlexRay, and Ethernet.

A gateway is a central hub that securely and reliably interconnects and processes data across these heterogeneous vehicle networks. It provides physical isolation and protocol translation to route data between functional domains (powertrain, chassis and safety, body control, infotainment, telematics, ADAS) that share data to enable new features. Gateways allow engineers to design more robust and functional vehicle networks that can enhance the driving experience.

Vehicle manufacturers (OEMs) are highly motivated to create new features to differentiate themselves from competition. A gateway is essential for enabling autonomous driving which requires secure connectivity and high bandwidth communications across functional domain ECUs. Being central to the vehicle networks, the gateway is also ideal to support vehicle-wide applications such as Over-the-Air (OTA) updates and vehicle analytics with secure communications to OEM servers (cloud).

### 7.2 Our Gateway

Our gateway is responsible for communicating with telematics unit (ESP) and receive update packets, decrypt them, store in memory and then transmit each piece of update to its appropriate node through CAN bus.

Figure(7-1) shows the sequence diagram of the gateway.

# 7.2.1 Gateway Sequence diagram



Figure(7-1)

### 7.2.2 Gateway code architecture

The gateway is responsible for handling a huge amount of data, and communicating with many nodes and with telematics unit, and performing many tasks, so we have emulated the application and RTE layers of AUTOSAR architecture in the gateway design to simplify its work, and also we have used the AUTOSAR memory stack to handle storing and restoring data to/from nonvolatile memory safely and easily.

### 7.2.2.1 Gateway tasks

Gateway is responsible for 4 main tasks:

- 1. Download update from ESP.
- 2. Decrypt the received packets.
- 3. Store decrypted packets into nonvolatile memory.
- 4. Transmit ECUs Update.

#### **Before AUTOSAR:**



Figure(7-2)

### CHAPTER SEVEN

### After AUTOSAR:



Figure(7-3)

### 7.2.2.2 NodeMCU Side

Figure(7-4) shows the State diagram of internal work flow of NodeMCU Application.



### **APPENDICES**

# Appendix I

### Hardware Components & Prices

| Serial<br>no. | Component                                                    | Number<br>of pieces | Price     |
|---------------|--------------------------------------------------------------|---------------------|-----------|
| 1.            | UART LCD7",800x480,<br>Consuming LCD Module-<br>Closed Frame | 1                   | 1500 L.E  |
| 2.            | TM4c123GH6pm<br>MicroController                              | 3                   | 3x600 L.E |
| 3.            | Stm32f407VG<br>microcontroller                               | 1                   | 800 L.E   |
| 4.            | NodeMCU(ESP8266 WiFi<br>Programming & Development<br>Kit)    | 1                   | 140 L.E   |
| 5.            | CAN bus Transceiver                                          | 4                   | 4x40 L.E  |
| Total<br>row  |                                                              | 10                  | 4400 L.E  |

# **Code**

# You can find the project full repository here:

https://github.com/SaharElnagar/OTA\_GraduationProject2020

Appendices 111

#### **APPENDICES**

### Sources and References

- 1. OTA Technical papers & articles
  - Over-the-Air (OTA) Updates in Embedded Microcontroller Applications: Design Trade-Offs and Lessons Learned.
  - Making Full Vehicle OTA Updates a Reality BY: Daniel Mckenna, BU Automotive, NXP Semiconductors.
  - Automotive OTA The potential and the challenge BY: Dr. Walter J. Buga, CEO.
- 2. AUTOSAR Documents

https://www.autosar.org/standards/classic-platform/

3. TI FEE User Guide

https://processors.wiki.ti.com/images/8/88/TI FEE User Guide .pdf

4. Tiva TM4c123gh6pm Micro Controller Data Sheet

https://www.ti.com/lit/ds/spms376e/spms376e.pdf?ts=15955 85569401&ref\_url=https%253A%252F%252Fwww.google.com %252F

- 5. practical microcontroller engineering with arm technology BY: Dr. Ying Bai
- 6. CAN technical papers

Understanding and Using the Controller Area Network Communication Protocol by A. Ghosal, Haibo Zeng, and Marco Di Natale.

Computation of CAN Bit Timing Parameters Simplified Meenanath Taralkar, OTIS ISRC PVT LTD, Pune, India.

The configuration of CAN Bit Timing BY: 6th International CAN Conference 2nd to 4th November, Turin (Italy).

| Appendices | 112 |
|------------|-----|
|            | 114 |

#### **APPENDICES**

• BOSCH CAN Specification.

### 7. BootLoader technical papers

- Firmware and bootloader Otilia Anton, Brice Gelineau and J'er'emy Sauget 16 mars 2012
- Bootloader Design for Microcontrollers in Embedded Systems By Jacob Beningo
- Cortex<sup>™</sup>-M4 Devices Generic User Guide
- AN2606 Application note STM32 microcontroller system memory boot mode
- AN3155 Application note USART protocol used in the STM32 bootloader

### 8. Bootloader & CAN

- RM0090 Reference manual STM32F405/415,
   STM32F407/417, STM32F427/437 and STM32F429/439 advanced Arm®-based 32-bit MCUs.
- Mastering STM32 BY Carmine Noviello.
- The Definitive Guide to ARM Cortex-M3 and Cortex-M4 Processors.

#### 9. LCD

- HKT070DTA-1C LCD Module User Manual
- User\_handbook\_TOPWAY\_SmartLCD(Editor2017)(en)Rev103

Appendices 113