



## Microprocessor Design

**Prepared By** 

**Abdelrahman Khaled EL-sayed** 

Supervised by Dr. Eslam Tawfik



#### Introduction

Simple as Possible (SAP) computers in general were designed to introduce beginners to some of the crucial ideas behind computer operations. SAP computers are classified into stages, each stage more evolved and considering more advanced concepts in computer architecture than the previous.





#### **Architecture**

All register outputs to the 8 bit W-bus are three states this allows orderly transfer of data.



#### **Instruction set**

The instruction format of SAP-1 Computer is (XXXX) (XXXX) The first four bits make the op-code while the last four bits make the operand (address).



SAP1 has six T-states (three fetch and three execute cycles). All instructions require all the six T-states for execution. The unused T- state is marked as No Operation (NOP) cycle



## The SAP-1 has four operations that it can perform:

#### • [0000] LDA X

• Load the value at memory location X into Accumulator.

#### • [0001] ADD X

• Load the value at memory location X into register b and Add the value at memory location X to Accumulator and store the sum in Accumulator.

#### • [0010] SUB X

• Load the value at memory location X into register b and sub the value at memory location X to Accumulator and store the sum in Accumulator.

#### • [1110] OUT

• Load accumulator data into output register

#### [1111] HLT

• Halt execution of the program.

## 學





#### **FETCH CYCLES**

SAP-1 instruction cycle:

3 clock cycles to fetch and decode 3 clock cycles to execute.

The first three states are:

- 1. address
- 2. increment
- 3. memory

#### Stage 1

- Put the PC onto the bus.
- Load that value into the MAR.

#### Stage 2

Increment the PC.

#### Stage 3

- Put whatever is in memory at the MAR address onto the bus.
- Load it into the IR.

#### **EXECUTE CYCLE**

#### LDA

- Stage 4
  - Put the instruction operand onto the bus
- Load that value into the MAR
- Stage 5
  - Put whatever is in memory at the MAR address onto the bus
  - Load that value into accumulator
- Stage 6
  - NOP

#### ADD

- Stage 4
  - Put the instruction operand onto the bus.
  - Load that value into the MAR.
- Stage 5
  - Put whatever is in memory at the MAR address onto the bus.
  - Load that value into Register B.
- Stage 6
  - Put the value in the adder onto the bus.
  - Load that value into accumulator.

#### SUB

- Stage 4
  - Put the instruction operand onto the bus.
  - Load that value into the MAR.
- Stage 5
  - Put whatever is in memory at the MAR address onto the bus.
  - Load that value into Register
     B.
- Stage 6
  - Do subtraction rather than addition.
  - Put the value in the adder onto the bus.
  - Load that value into accumulator.





### **EXECUTE CYCLE**

#### OUT

- . Stage 4
  - put the accumulator in bus .
  - load the bus value in output register
- Stage 5
  - · NOP
- 。Stage 6
  - 。NOP

#### HLT

- . Stage 4
  - · Halt the clock (hlt)
- Stage 5
  - . NOP
- 。Stage 6
  - $_{\circ}$  NOP

## program counter

The program is stored at the beginning of the memory with the first instruction at binary address 0000, the second instruction at address 0001, the third at address 0010, and so on. sometimes called a pointer; it points to an address in memory where something important is being stored.





## memory address register

The MAR stores the 4-bit address of data or instruction which are placed in memory. When the SAP-1 is running, the 4-bit address is gotten from the Program Counter through the W-bus and then stored. This stored address is sent to the RAM where data or instructions are read from





#### **RAM**

The SAP-1 makes use of a 16 x 8 RAM (16 memory locations each storing 8 bits of data). During a computer run, the RAM receives its 4-bit address from the MAR and read operation is performed. In this way the instruction or data word stored in the RAM is placed on the W bus for use in some other part of the computer.





## instruction register

The instruction register is part of the control unit. The contents of the instruction register are split into two nibbles. The upper nibble is a two-state output that goes directly to the block labeled "Controller sequencer"





#### Accumulator

The accumulator is an 8-bit buffer register that stores intermediate answers during a computer run. The accumulator has two outputs. The two-state output goes directly to the adder-subtractor and the three-state output goes to the bus.





#### Adder / subtractor

The adder-subtractor asynchronously adds to or subtracts a value from the the accumulator depending on the value of Su. It makes use of 2's complement to achieve this When Su is low the output of the addersubtractor is the sum of the values in the accumulator.





## register b

The B-register is a buffer register used in performing arithmetic operations. It supplies the number to be added or subtracted from the contents of the accumulator to the adder/subtractor.





## output register

The output register gets and stores the value stored in the accumulator usually after the performance of an arithmetic operation. The answer that is stored in the accumulator is loaded into the output register through the W bus. This is done in the next positive clock edge when Ea is high and Lo is low. The processed data can now be displayed to the outside world.





## Ring counter

. In controller we must use ring counter because the sap use six clock cycles and counter will use to determine the state







#### controller

The controller-sequencer sends out signals that control the computer and makes sure things happen only when they are supposed to. The 12 bit output signals from controller sequencer is called the control word which determines how the registers will react to the next positive clock edge. The controller control other block by FSM.

#### Those control signals are:

- Cp = Increment PC
- Ep = Enable PC ouput to WBUS (1 = Enable)
- Im\_n = load in memory address register(0 = load)
- ce\_n = Enable output of RAM data to WBUS (0 = enable)
- Li\_n = Load Instruction Register from WBUS (0 = load)
- Ei\_n = Enable ouput of address from Instruction Register to lower 4 bits of

#### **WBUS**

- La\_n = Load data into the accumulator from WBUS (0 = load)
- Ea = put ouput of accumulator to WBUS (1 = enable)
- Su = ALU operation (0 = Add, 1 = Subtract)
- Eu = Enable output of ALU to WBUS (1 = enable)
- Lb\_n = Load data into Register B from WBUS (0 = load)
- Lo\_n = Load data into Output Register (0 = load)
- enio = Enable output from Input Register (1 = enable)
- HLT\_n = Inverse Halt operation. (0 = HALT)











The figure shows the RTL netlist results for the sap1



#### simulation results



The figure below shows the RTL simulation results for the sap1 when clear is low.



And when clear is high. Output is 10100011 which is in accumulator and appear at opcode 1110.



#### simulation results

When pc =0000 which pointer to the first location in ram and the out of ram is 0000101, The instruction register divide it to op code=0000 which indicate to load the data from ram to accumulator.



#### simulation results

When pc =0001 which pointer to the second location in ram and the out of ram is 00011010, The instruction register divide it to op code=0001 which indicate to add.

So the data at location 1010 load to reg b and added with accumulator data in alu and then store output in accumulator



## CENTER I NANOELE GDEVICES

#### simulation results

When pc =0010 which pointer to the third location in ram and the out of ram is 0010\_1100, The instruction register divide it to op code=0010 which indicate to sub.

So the data at location 1100 load to reg b and subtract with accumulator data in alu and then store output in accumulator



## CENTER O NANOELEC GEOVICES

#### simulation results

When pc =0011 which pointer to the fourth location in ram and the out of ram is 1110\_xxxx, The instruction register divide it to op code=1110 which indicate to output. So the data at accumulator will be go to output register.



#### simulation results

RTL Flow Summary results

delay due to register



# CENTER OF NANOELECTRONICS GDEVICES

## Routing summary



## CENTE NANOEL SEVICES

## simulation results

The maximum frequency to work in slow 1100mv 85c model show in the next figure:



The maximum frequency to work in slow 1100mv 0c model show in the next figure:

| Slow 1100mV OC Model Fmax Summary  < |            |            |     |  |  |
|--------------------------------------|------------|------------|-----|--|--|
|                                      |            |            |     |  |  |
| 1                                    | 128.04 MHz | 128.04 MHz | clk |  |  |

## design improvement

I work to make the design work only in five clock cycle instead of six clocks so the ring counter will be as in next figure



The figure below shows the RTL simulation results for the sap1.



## design improvement

When pc =0000 which pointer to the first location in ram and the out of ram is 00000110, The instruction register divide it to op code=0000 which indicate to load the data from ram to accumulator like previous simulation.



When pc =0001 which pointer to the second location in ram and the out of ram is 00010001, The instruction register divide it to op code=0001 which indicate to add.



# CENTER OF NANOELECTRONICS GDEVICES

#### design improvement

And when op code= 0010 which indicate to sub.



When op code =1110 to output data



### design improvement

At six clock cycles the maximum frequency in technique slow 1100mv 85c = 124 MHZ And in technique slow 1100mv 0c = 128 MHZ.

After making enhancement:

At five clock cycles the maximum frequency in technique slow 1100mv 85c =132 MHZ



And in technique slow 1100mv 0c =136 MHZ







