# **Asynchronous FIFO test-plan**

|    | CHECKS                                                                                                                                | STATUS | NO. BUGS<br>FOUND   | Dependencies |
|----|---------------------------------------------------------------------------------------------------------------------------------------|--------|---------------------|--------------|
| a) | Asserting reset and checking the output using reset_test                                                                              | DONE   | PASSED              | N/A          |
| b) | Constraining data_in to reach MAX and MIN values if randomized data_in_c                                                              | DONE   | PASSED              | N/A          |
| c) | Create a queue data_to_write_queue to mirror the FIFO's pointers movements which is used to compare the read values later on          | DONE   | N/A                 | N/A          |
| d) | The mirrored pointers are used to determine the state of the FIFO's flags                                                             | DONE   | N/A                 | N/A          |
| e) | Testing out the limit of the FIFO by writing until its full while monitoring The flags using write_all_test/reset_write_read_all_test | DONE   | FAILED (1)          | ~            |
| f) | Testing out the limit of the FIFO by reading until its empty while monitoring the flags reset_write_read_all_test                     | DONE   | FAILED (1)          | ~            |
| g) | Randomizing write and read operations/tests while monitoring the flags write_read_rand_test                                           | DONE   | ALL OF THE<br>ABOVE | ~            |
| h) | Concurrently doing write and read operations/tests while monitoring the flags concurrent_write_read_rand_test                         | DONE   | PASSED              | N/A          |

#### Coverage Groups

- OPERATION\_covgrp: Covering the write and read and reset operations.
- INPUTS\_covgrp: Covering the stimulus' data\_frames and data\_transitions that is applied to the DUT
- FLAGS\_covgrp: Covering all the flags' data frames and data transitions. (A habit of mine to preform coverage on outputs too).

#### **BUG REPORT**

**EXPECTED** DETECTED It is expected that the design will not The design reads older and garbage somehow read an older (garbage) value values that has in fact been read before: that has been read before: The DUT is set to drive data\_out After reset is asserted and deinstantaneously each time the asserted/empty condition is satisfied, the DUT reads the address it stands on reset\_pointer meets the write\_pointer (when the FIFO becomes empty), since the instantaneously, without regard to the receiver (the read domain master) will not location of the write pointer. read the data\_out unless r\_en is asserted. This is understandable and is desirable to Sequence to detect: make the design generally more speed 1. Reset the DUT oriented. 2. Write until its FULL 3. Read until its empty (here, data out will be assigned with a garbage value that has not been re-written and will be read as soon as r en is asserted). **Dependencies:** Yes. Quite alot.

### **Snippet of the BUG:**



Figure 1: The bug appears in the reset\_write\_read\_all\_test. This also appears in write\_read\_rand\_test/concurrent\_write\_read\_rand\_test.

### SV-Assertions used for debugging & DUT monitoring REPORT

| Feature                                          | Assertion                                  |
|--------------------------------------------------|--------------------------------------------|
| Whenever write_pointer increments till it        | property full_p;                           |
| reaches <b>read_pointer</b> (wr_p => rd_p), full | @(negedge wclk)                            |
| must be asserted, and when any value is          | disable iff(!rrst_n && !wrst_n)            |
| read, <b>full</b> must be de-asserted in [1:3]   | \$rose(FIFO_full)  -> ##[0:\$] (!FIFO_full |
| wr_clk cycles                                    | ##[1:3] \$fell(full));                     |
|                                                  | endproperty                                |
| Whenever <b>read_pointer</b> increments till it  | property empty_p;                          |
| reaches write_pointer (wr_p => rd_p),            | @(negedge rclk)                            |
| <b>empty</b> must be asserted, and when any      | disable iff(!rrst_n && !wrst_n)            |
| value is read, empty must be de-asserted         | \$rose(FIFO_empty)                         |
| in [1:3] rd_clk cycles                           | (!FIFO_empty ##[2:3] \$fell(empty));       |
|                                                  |                                            |

# P.S. Check the coverage reports.