## **FINAL PROJECT** RISC\_V

الإسم عبدالرحمن سعد سمهودي

#### **ALU**

```
module ALU(
                input wire [2:0] ALU_Control,
                input wire [31:0] A,B,
                output reg Zero_Flag,Sign_Flag,
                output reg [31:0] ALU_Result
     always @(*)begin
        case(ALU_Control)
         3'b000:begin
                ALU_Result = A + B;
         3'b001:begin
                ALU_Result = A << B[4:0];
17
         3'b010:begin
18
                ALU_Result = A - B;
19
         3'b100:begin
                ALU_Result = A ^ B;
         3'b101:begin
                ALU_Result = A >> B[4:0];
         3'b110:begin
                ALU_Result = A | B;
         3'b111:begin
                ALU_Result = A & B;
         default:begin
                ALU_Result = 32'b0;
       Zero_Flag = (ALU_Result==0)? 1'b1 : 1'b0;
       Sign_Flag = ALU_Result[31] ;
     endmodule
```

#### **Branch\_Control\_Logic**

#### **Control Unit ALU Decoder**

```
input wire [1:0] ALUOP, input wire [2:0] funct3,
  input wire op5, funct7,
output reg [2:0] ALUcontrol
always @(*) begin case (ALUOP)
     2'b00: ALUcontrol = 3'b000;
     2'b01: begin
         3'b000, 3'b001, 3'b100: ALUcontrol = 3'b010;
default: ALUcontrol = 3'b000;
     2'b10: begin
       case (funct3)
3'b000: begin
             if ({op5, funct7} == 2'b00 || {op5, funct7} == 2'b01)
            ALUcontrol = 3'b000;
else if ({op5, funct7} == 2'b10)
ALUcontrol = 3'b010;
               ALUcontrol = 3'b000;
          3'b001: ALUcontrol = 3'b001;
          3'b100: ALUcontrol = 3'b100;
          3'b101: ALUcontrol = 3'b101;
          3'b110: ALUcontrol = 3'b110;
          3'b111: ALUcontrol = 3'b111;
          default: ALUcontrol = 3'b000;
     default: ALUcontrol = 3'b000;
```

#### Control\_Unit\_Main\_Decoder

```
: > Users > Abdo Saad > OneDrive > Desktop > FINAL_PROJECT > F Control_Unit_Main_Decoder.v
     module Control_Unit_Main_Decoder(
                                      input wire [o:0] opcode,
                                      output reg RegWrite,
                                      output reg [1:0] ImmSrc,
                                      output reg ALUSrc,
                                     output reg MemWrite,
                                      output reg ResultSrc,
                                     output reg Branch,
                                     output reg [1:0] ALUOp
             always@(*)begin
                                RegWrite = 1'b0;
                                ImmSrc = 2'b00;
                                ALUSrc
                                         = 1'b0;
                                MemWrite = 1'b0;
                                ResultSrc = 1'b0;
                                Branch = 1'b0;
                                ALU0p
                                         = 2'b00;
               case (Opcode)
                 7'b000_0011 : begin
                                RegWrite = 1'b1;
                                ALUSrc
                                         = 1'b1;
                                ResultSrc = 1'b1;
                 7'b010_0011 : begin
                                ImmSrc = 2'b01;
                                ALUSrc
                                        = 1'b1;
                                MemWrite = 1'b1;
                 7'b011_0011 : begin
                                RegWrite = 1'b1;
                                ALU0p
                                        = 2'b10;
                 7'b001_0011 : begin
                                RegWrite = 1'b1;
                                ALUSrc = 1'b1;
                                ALU0p
                                         = 2'b10;
                 end
                 7'b110_0011 : begin
                                ImmSrc
                                         = 2'b10;
                                Branch
                                         = 1'b1:
                                ALU0p
                                         = 2'b01;
44
                 end //I added defult case above
               endcase end endmodule
```

#### **Data\_Memory**

## **Instruction\_Memory**

#### MUX2x1

```
module MUX2x1 #(
    parameter WIDTH = 32
)(
    input wire [WIDTH-1:0] in0,
    input wire [WIDTH-1:0] in1,
    input wire sel,
    output wire [WIDTH-1:0] out
);

assign out = (sel) ? in1 : in0;
endmodule
```

## Next\_PC\_logic

### **Program Counter**

### Register File

```
Users > Abdo Saad > OneDrive > Desktop > FINAL_PROJECT > 

■ Register_File.v
   module Register_File #(parameter ADDR_WIDTH = 32 , ADDR_DEPTH =32 )
                             input wire clk, WE3, rst,
                            input wire [4:0] A1,A2,A3,
                             input wire [31:0] WD3,
                            output [31:0] RD1,RD2
            reg [ADDR_WIDTH-1 : 0] reg_file [0 : ADDR_DEPTH-1];
            integer i=0;
            always@(posedge clk or negedge rst ) begin
             if(!rst)begin
              for(i=0;i<ADDR DEPTH;i=i+1)begin</pre>
                 reg_file[i] <= 0;
              end
              else begin
                if( WE3 && (A3 != 5'b0 )) begin
                reg_file[A3] <= WD3;
              end
            end
            assign RD1 = (A1==5'b0 )? 32'b0 : reg_file[A1];
            assign RD2 = (A2==5'b0)? 32'b0: reg_file[A2];
   endmodule
```

#### Sign Extend

#### **TOP\_MODULE:**

```
module RISC_V_SingleCycle_Processor (
    input wire clk,
    input wire reset
   // ====== PC ======
   wire [31:0] PC, PCNext;
   wire PCSrc;
   wire [31:0] ImmExt;
   wire [31:0] Result;
   Program_Counter pc_reg (
        .NextPC(PCNext),
        .areset(reset),
        .clk(clk),
        .Load(1'b1),
        .PC(PC)
    Next_PC_logic pc_next_logic (
        .PC(PC),
        .ImmExt(ImmExt),
       .PCSrc(PCSrc),
        .PCNext(PCNext)
    // ====== Instruction Memory ======
    wire [31:0] Instr;
    Instruction_Memory instr_mem (
        .address(PC),
        .Instr(Instr)
```

```
wire [6:0] opcode = Instr[6:0];
wire [4:0] rd = Instr[11:7];
wire [2:0] funct3 = Instr[14:12];
wire [4:0] rs1 = Instr[19:15];
wire [4:0] rs2 = Instr[24:20];
wire [6:0] funct7 = Instr[31:25];
// ====== Control Signals ======
wire RegWrite, ALUSrc, MemWrite, ResultSrc, Branch;
wire [1:0] ALUOp, ImmSrc;
Control_Unit_Main_Decoder main_decoder (
    .Opcode(opcode),
    .RegWrite(RegWrite),
    .ImmSrc(ImmSrc),
    .ALUSrc(ALUSrc),
    .MemWrite(MemWrite),
    .ResultSrc(ResultSrc),
    .Branch(Branch),
    .ALUOp(ALUOp)
);
```

```
wire [31:0] RD1, RD2;
Register_File reg_file (
    .clk(clk),
    .WE3(RegWrite),
    .rst(reset),
    .A1(rs1),
    .A2(rs2),
    .A3(rd),
    .WD3(Result),
    .RD1(RD1),
    .RD2(RD2)
);
Sign_Extend sign_extend (
    .Instr(Instr),
    .ImmSrc(ImmSrc),
    .ImmExt(ImmExt)
);
wire [2:0] ALUControl;
Control_Unit_ALU_Decoder alu_decoder (
    .ALUOP(ALUOp),
    .funct3(funct3),
    .op5(funct7[5]),
    .funct7(funct7[0]),
    .ALUcontrol(ALUControl)
);
```

```
wire [31:0] SrcB, ALUResult;
wire Zero_Flag, Sign_Flag;
MUX2x1 #(.WIDTH(32)) alu_src_mux (
    .in0(RD2),
    .in1(ImmExt),
    .sel(ALUSrc),
    .out(SrcB)
);
    .ALU_Control(ALUControl),
    .A(RD1),
    .B(SrcB),
    .Zero_Flag(Zero_Flag),
    .Sign_Flag(Sign_Flag),
    .ALU_Result(ALUResult)
);
// ====== Data Memory ======
wire [31:0] ReadData;
Data_Memory data_mem (
    .WE(MemWrite),
    .clk(clk),
    .A(ALUResult),
    .WD(RD2),
    .RD(ReadData)
);
```

# AFTER RUN THIS MACHINE CODE IN THE INSTRUCTION MEMORY

00004033 00000093 00100113 00100193 00100213 00000293 00a00313 00000393 00418c63 00110133 404181b3 00229393 0023a023 00420a63 002080b3 004181b3 00229393 0013a023 00128293 fc62cae3 00000000

This code is implemented in the Fibonacci sequence

#### The waveform

