# Cadence Tools Lab 9 Two Stage Miller OTA

# 1 Design Charts

PMOS:



Figure 1:  $\frac{g_m}{g_{ds}}$  Design Chart for PMOS



Figure 2:  $\frac{I_D}{W}$  Desing Chart for PMOS

NMOS:



Figure 3:  $\frac{g_m}{C_{\rm gg}}$  Design chart for PMOS



Figure 4:  $V_{\rm GS}$  Design Chart for PMOS



Figure 5:  $\frac{g_m}{g_{ds}}$  Design chart for NMOS



Figure 6:  $\frac{I_D}{W}$  Desing chart for NMOS



Figure 7:  $\frac{g_m}{C_{\rm gg}}$  Design cahrt for NMOS



Figure 8:  $V_{\rm GS}$  Design chart for NMOS

| Technology                                    | 0.18um                      |
|-----------------------------------------------|-----------------------------|
| Supply voltage                                | 1.8V                        |
| Static gain error                             | $\leq 0.05\%$               |
| CMRR @ DC                                     | ≥ 74dB                      |
| Phase margin (avoid pole-zero doublets)       | ≥ 70°                       |
| OTA current consumption                       | ≤ 60uA                      |
| CMIR – high                                   | ≥ 1V                        |
| m CMIR-low                                    | ≤ 0.2V                      |
| Output swing                                  | 0.2 - 1.6 V                 |
| Load                                          | $5 \mathrm{pF}$             |
| Buffer closed loop rise time (10% to $90\%$ ) | $\leq 70 \mathrm{ns}$       |
| Slew rate (SR)                                | $5\mathrm{V}/\mu\mathrm{s}$ |

Table 1: Specification Table

### 2 Design and Sizing:

#### 2.1 Input Pair Sizing

We begin from VICM Range, since it's closer to 0, then we use a PMOS input pair, VICM $_{\rm min}$  can be easily achieved 0.2V, in fact it's a negative number as we will show later, the problem is VICM $_{\rm high}=1$ , In fact it's not feasible for reasonable area, Here we design for VICM $_{\rm high}=0.8$  and we will connect the body of the PMOS to VDD, even if the design is made for VICM $_{\rm high}=0.8$  the actual range is higher because of the  $V_{\rm dsat}$  margin.

#### • $V_{\mathrm{GS}}$ :

Since VICM<sub>High</sub> is the hardest spec. , it's reasonable to start with choosing  $V_{\rm GS}$  for the input pair ,since VICM<sub>high</sub> =  $1.8 - V_{\rm ds_{current\, source}} - V_{\rm GS}$  , a reasonable  $V_{\rm ds} = 180\,\rm mV$  (it's small because smaller  $V_{\rm GS}$  makes the area very large (deep subthreshold) , then  $V_{\rm GS} = 820\,\rm mv$ .

#### • $I_{B1}$ :

Since  $V_{\rm GS}=820\,{\rm mV}$ , this means that this mosfet will be baised in MI/WI, hence it will not be a good Idea to use a higher current, choosing reasonable current comes from Speed spec, which is SR and Rise time, SR =  $\frac{I_{B1}}{C_C}$ ,  $C_c$  is usually chosen to be  $0.5C_L$  but here since

we need smaller current  $C_C = 2$  will require  $I_{B1} = 10\mu$ , which is reasonable, but we will use smaller  $C_C = 1.8$  to account for second order effects (like  $r_z$  and Internal Capacitance).

## • Choosing $\frac{g_m}{q_{ds}}$ :

This comes from DC gain spec (Error Spec. ; 0.05%)  $A_{\rm vol} \geq 2000$ . this gain is achieved on the two stage, it's usually preferable to make the input stage gain larger, but since the  $V_{\rm GS}$  for the input stage is small  $(\frac{g_m}{I_D}$  is high), going for big  $\frac{g_m}{g_{\rm ds}}$  will make  $\frac{g_m}{I_D}$  even higher and the device size will be bigger, also second stage gain is always large due to large  $r_{\rm out}$  for the current source and large  $g_{m_2} \sim 8g_{m1}$ , in conclusion gain is split equally between the two stages, meaning  $\frac{g_m}{g_{\rm ds}} = 90$  for the input pair.

- $V_{\rm ds}$ : not very important, choosen to be 0.8.
- $V_{\rm sb}$ : Since  $V_{\rm GS}$  is choosed for the case of  $V_{\rm DS}=180\,{\rm mv}$  for the tail source ,  $V_{\rm SB}=180\,{\rm mv}$

#### 2.2 CS stage:

Going now for the current source stage, since we need first to choose  $g_{m2}$  from PM spec > 70, we will go with PM = 72.3,  $\frac{\text{GM}_2}{\text{GM}_1} = 3\frac{C_L}{C_C}$ , from sizing of Input stage we need  $g_{m_2} \geqslant 750\mu$ ,  $I_{B2} = 50\mu$ , DC gain  $\approx 45$ , since current source is usually has high  $r_{\text{out}}$  ( it must have high VA since the same L is choosen with the current source at the input stage which must have high VA due to required high CMRR).  $\frac{g_m}{g_{\text{ds}}} = 1.5 \times \text{gain not } 2 \times \text{gain and } (g_{\text{ds}} \text{for current source at most } 0.5 \times g_{\text{ds}_{\text{CS}}}), V_{\text{sb}} = 0$  and  $V_{\text{DS}} = 0.6$ .

| Parameter            | Value                     |
|----------------------|---------------------------|
| ID                   | $4.855\mu\mathrm{A}$      |
| ${ m L}$             | $340\mathrm{nm}$          |
| W                    | $22.8\mu m$               |
| VGS                  | $820\mathrm{mV}$          |
| VDS                  | $800\mathrm{mV}$          |
| VSB                  | $180\mathrm{mV}$          |
| $\mathrm{gm/ID}$     | 18.56                     |
| Vstar                | $107.7\mathrm{mV}$        |
| fT                   | $479.7\mathrm{MHz}$       |
| $\mathrm{gm/gds}$    | 82.62                     |
| VA                   | 4.451                     |
| ID/W                 | $212.9{\rm nA\mu m^{-1}}$ |
| $\mathrm{gm/W}$      | 3.953                     |
| AREA                 | $7.752\mathrm{pm^2}$      |
| $\mathrm{gm}$        | $90.13\mu\mathrm{S}$      |
| $\operatorname{gmb}$ | $30.35\mu\mathrm{S}$      |
| $\mathrm{gds}$       | $1.091\mu\mathrm{S}$      |
| ro                   | $916.7\mathrm{k}\Omega$   |
| VTH                  | $825.1\mathrm{mV}$        |
| VDSAT                | $79\mathrm{mV}$           |
| cgg                  | $29.9\mathrm{fF}$         |
| cgs                  | $19.9\mathrm{fF}$         |
| $\operatorname{cgd}$ | $3.565\mathrm{fF}$        |
| $\operatorname{cgb}$ | $6.442\mathrm{fF}$        |
| $\operatorname{cdb}$ | $12.97\mathrm{fF}$        |
| $\operatorname{csb}$ | $17.02\mathrm{fF}$        |
| $\operatorname{cdd}$ | $14.16\mathrm{fF}$        |

Table 2: Input Pair

#### 2.3 Current Mirror Load:

Now for the current mirror load the most important thing is to tune  $V_{\rm GS}$  to make it equal  $V_{\rm GS}$  for the CS stage, second thing is to choose  $g_{\rm ds} \geqslant g_{\rm ds_{input\,pair}}$ ,  $I_D = 5\mu$ ,  $V_{\rm GS} = 728.6\,{\rm mv}$ ,  $g_{\rm ds} = 998n$  and  $V_{\rm DS} = 728.6\,{\rm mv}$ .

#### 2.4 Current Source first and second stage

Current Source cannot be desinged independently since they have the same  $V_{\rm GS}$  and L , inorder to choose proper  $V_{\rm GS}$  it can be chosen from the first stage since it has minimum  $V^*=130\,{\rm mv}$  to make  $V_{\rm ds_{min}}=180\,{\rm mv}$ , so we first desing the Current Source of the first stage and if the sizing satsfies the condition on the second stage ( $r_{\rm out}$  and  $V_{\rm ds_{min}}=0.2$ ),then it's a valid size. to get the required  $r_o$  for Input stage current source, we can get it from CMRR spec. CMRR= $A_{\rm vd}$  ×

| Parameter            | Value                            |
|----------------------|----------------------------------|
| ID                   | 50.73 μΑ                         |
| ${ m L}$             | $370\mathrm{nm}$                 |
| W                    | $26.66\mu\mathrm{m}$             |
| VGS                  | $728.6\mathrm{mV}$               |
| VDS                  | $600\mathrm{mV}$                 |
| VSB                  | 0                                |
| $\mathrm{gm/ID}$     | 14.47                            |
| Vstar                | $138.2\mathrm{mV}$               |
| ${ m fT}$            | $3.475\mathrm{GHz}$              |
| $\mathrm{gm/gds}$    | 61.39                            |
| VA                   | 4.242                            |
| ID/W                 | $1.903\mu { m A}{ m \mu m}^{-1}$ |
| $\mathrm{gm/W}$      | 27.53                            |
| AREA                 | $9.864  \mathrm{pm}^2$           |
| $\mathrm{gm}$        | $734.1\mu\mathrm{S}$             |
| $\operatorname{gmb}$ | $217.3\mu\mathrm{S}$             |
| $\operatorname{gds}$ | $11.96\mu\mathrm{S}$             |
| ro                   | $83.62\mathrm{k}\Omega$          |
| VTH                  | $686.2\mathrm{mV}$               |
| VDSAT                | $108.8\mathrm{mV}$               |
| cgg                  | $33.62\mathrm{fF}$               |
| cgs                  | $21.77\mathrm{fF}$               |
| $\operatorname{cgd}$ | $5.11\mathrm{fF}$                |
| $\operatorname{cgb}$ | $6.737\mathrm{fF}$               |
| $\operatorname{cdb}$ | $17.45\mathrm{fF}$               |
| $\operatorname{csb}$ | $23.04\mathrm{fF}$               |
| $\operatorname{cdd}$ | $20.47\mathrm{fF}$               |
| idnth2               | $8.303\mathrm{nA}$               |
| vgnth2               | $15.41\mathrm{aF}$               |
| idnf12               | $148.8\mathrm{aF}$               |
| vgnfl2               | $276.2\mathrm{aF}$               |
| idmis                | $1.523\mu\mathrm{A}$             |
| vgmis                | $2.074\mathrm{mV}$               |

Table 3: CS (second stage)

 $g_{m_{\rm load}} \times 2 r_o$  ,  $r_o \geqslant 700 k$  , we chose  $r_o = 900 k$  , to account for VA degradation.

Second Stage Current Source. Moving to the second stage current Source using the same L and  $V_{\rm GS}$  we see that  $r_o$  is valid  $g_{\rm ds} < 6\mu$ . then this solution is valid.

| Parameter            | Value                              |
|----------------------|------------------------------------|
| ID                   | 5.156 μΑ                           |
| $\operatorname{IG}$  | N/A                                |
| ${f L}$              | $390\mathrm{nm}$                   |
| W                    | $3.05\mu m$                        |
| VGS                  | $728.6\mathrm{mV}$                 |
| VDS                  | $728.6\mathrm{mV}$                 |
| VSB                  | 0                                  |
| $\mathrm{gm/ID}$     | 14.81                              |
| Vstar                | $135.1\mathrm{mV}$                 |
| ${ m fT}$            | $3.116\mathrm{GHz}$                |
| $\mathrm{gm/gds}$    | 76.5                               |
| VA                   | 5.166                              |
| ID/W                 | $1.69\mu { m A}{ m \mu m}^{-1}$    |
| $\mathrm{gm/W}$      | 25.03                              |
| AREA                 | $1.19{\rm pm}^2$                   |
| $\mathrm{gm}$        | $76.35\mu\mathrm{S}$               |
| $\operatorname{gmb}$ | $23.54\mu\mathrm{S}$               |
| $\operatorname{gds}$ | $998.1\mathrm{nS}$                 |
| ro                   | $1.002\mathrm{M}\Omega$            |
| VTH                  | $691.1\mathrm{mV}$                 |
| VDSAT                | $106.2\mathrm{mV}$                 |
| cgg                  | $3.9\mathrm{fF}$                   |
| cgs                  | $2.502\mathrm{fF}$                 |
| $\operatorname{cgd}$ | $564.4\mathrm{fF}$                 |
| $\operatorname{cgb}$ | $833.6\mathrm{fF}$                 |
| $\operatorname{cdb}$ | $1.959\mathrm{fF}$                 |
| $\operatorname{csb}$ | $2.655\mathrm{fF}$                 |
| $\operatorname{cdd}$ | $2.271\mathrm{fF}$                 |
| idnth2               | $864.7 \times 10^{-27} \mathrm{A}$ |
| vgnth2               | $148.3\mathrm{aF}$                 |
| idnf12               | $13.01\mathrm{aF}$                 |
| vgnfl2               | $2.231\mathrm{nV}$                 |
| idmis                | $449.2\mathrm{nA}$                 |
| vgmis                | $5.883\mathrm{mV}$                 |

Table 4: Current Mirror Load

# 2.5 Choosing $r_z$

Lastly first we choose  $r_z$  to move the zero to infinity  $r_z = 1.36k$  (this will be changed later to improve PM).

# 2.6 Sizing Summary:

$$\label{eq:area} \begin{split} \text{Total Area} &= 118 \text{p} \\ \text{Area} &= 118.5617 \text{p} \end{split}$$

| Parameter            | Value                     |
|----------------------|---------------------------|
| ID                   | 11.2 μΑ                   |
| ${ m L}$             | $510\mathrm{nm}$          |
| W                    | $32.6\mu\mathrm{m}$       |
| VGS                  | $844.8\mathrm{mV}$        |
| VDS                  | $400\mathrm{mV}$          |
| VSB                  | 0                         |
| gm/ID                | 15.15                     |
| Vstar                | $132\mathrm{mV}$          |
| fT                   | $438.5\mathrm{MHz}$       |
| $\mathrm{gm/gds}$    | 152.4                     |
| VA                   | 10.06                     |
| ID/W                 | $343.5{\rm mA\mu m^{-1}}$ |
| $\mathrm{gm/W}$      | 5.204                     |
| AREA                 | $16.63\mathrm{pm}^2$      |
| $\mathrm{gm}$        | $169.6\mu\mathrm{S}$      |
| $\operatorname{gmb}$ | $75.69\mathrm{\mu S}$     |
| $\mathrm{gds}$       | $1.113\mu\mathrm{S}$      |
| ro                   | $898.4\mathrm{k}\Omega$   |
| VTH                  | $786.1\mathrm{mV}$        |
| VDSAT                | $104.5\mathrm{mV}$        |
| cgg                  | $61.57\mathrm{fF}$        |
| cgs                  | $44.06\mathrm{fF}$        |
| $\operatorname{cgd}$ | $5.458\mathrm{fF}$        |
| $\operatorname{cgb}$ | $12.05\mathrm{fF}$        |
| $\operatorname{cdb}$ | $24.16\mathrm{fF}$        |
| $\operatorname{csb}$ | $31.31\mathrm{fF}$        |
| $\operatorname{cdd}$ | 22.21 fF                  |

Table 5: Current Source Input

# 3 Open Loop Simulation:

Note that both  $C_C$  and  $r_z$  are change to achieve Slew Rate  $\geqslant 5V/\mu s$  and PM  $\geqslant 70^o$ ,  $C_c = 1.55p$  and  $r_z = 2k$ .

#### 3.1 DC Operating point:

#### Comments:

- ullet Both Current and  $g_m$  for the input pair is equal because there is only a common mode signal
- $\bullet$  DC voltage of first stage = 725.953mv equals  $V_{\rm GS}$  of the current source ( for common mode input  $V_{\rm out}$  follows mirror node

| Parameter            | Value                     |
|----------------------|---------------------------|
| ID                   | 50.01 μΑ                  |
| L                    | $510\mathrm{nm}$          |
| W                    | $143.1\mu\mathrm{m}$      |
| VGS                  | $844.8\mathrm{mV}$        |
| VDS                  | $600\mathrm{mV}$          |
| VSB                  | 0                         |
| $\mathrm{gm/ID}$     | 15.14                     |
| Vstar                | $132.1\mathrm{mV}$        |
| ${ m fT}$            | $446.7\mathrm{MHz}$       |
| $\mathrm{gm/gds}$    | 196.8                     |
| VA                   | 13                        |
| ID/W                 | $349.5{\rm mA\mu m^{-1}}$ |
| $\mathrm{gm/W}$      | 5.29                      |
| AREA                 | $72.98{\rm pm}^2$         |
| $\mathrm{gm}$        | $757\mu\mathrm{S}$        |
| $\operatorname{gmb}$ | $337.7\mu\mathrm{S}$      |
| $\operatorname{gds}$ | $3.846\mu\mathrm{S}$      |
| ro                   | $260\mathrm{k}\Omega$     |
| VTH                  | $785.9\mathrm{mV}$        |
| VDSAT                | $104.6\mathrm{mV}$        |
| cgg                  | $269.7\mathrm{fF}$        |
| cgs                  | $193.2\mathrm{fF}$        |
| $\operatorname{cgd}$ | $23.38\mathrm{fF}$        |
| $\operatorname{cgb}$ | $53.11\mathrm{fF}$        |
| $\operatorname{cdb}$ | $102.9\mathrm{fF}$        |
| $\operatorname{csb}$ | $137.3\mathrm{fF}$        |
| $\operatorname{cdd}$ | $93.9\mathrm{fF}$         |

Table 6: Current Source Second Stage

|                        | W           | L    | $I_D$   | $g_m$      | $V_{ m GS}$     | $\frac{g_m}{I_D}$ | $V_{ m dsat}$ | $V_{ m ov}$       | $V^*$  |
|------------------------|-------------|------|---------|------------|-----------------|-------------------|---------------|-------------------|--------|
| Input pair             | $22.8\mu$   | 340n | $5\mu$  | $90\mu$    | 820m            | 18                | 79m           | -5.1m             | 107.7m |
| CM Load                | $3.05\mu$   | 390n | $5\mu$  | $76.35\mu$ | $728.6 {\rm m}$ | 15.27             | 107.2         | $37.5 \mathrm{m}$ | 135.1m |
| Current Source (Input) | $32.6\mu$   | 510n | $10\mu$ | $152.8\mu$ | 844.8m          | 15.28             | 104m          | 58.7m             | 132m   |
| CS                     | $26.66\mu$  | 370n | $50\mu$ | $723\mu$   | 728.6m          | 14.46             | 108.8m        | 42.4m             | 138.2m |
| Current Source (CS)    | $5*32.6\mu$ | 510n | $50\mu$ | $756.8\mu$ | 844.8m          | 15.136            | 104.6m        | 58.9m             | 132m   |

Table 7: Final Sizing

 $\bullet$  DC voltage of the second stage (output) = 823mV it's not equal to 0.9V because of mismatch between CM load and CS and mismatch between Current sources

# 3.2 AC analysis

# 3.2.1 Differential Analysis

Analysis



Figure 9: OP annotated

| Test                      | Output | Nominal | Spec | Weight | Pass/Fail |
|---------------------------|--------|---------|------|--------|-----------|
|                           |        |         |      |        |           |
| Labs:5T_OTA_miller_lab9:1 | A0     | 2.513k  |      |        |           |
| Labs:5T_OTA_miller_lab9:1 | A0_DB  | 68.01   |      |        |           |
| Labs:5T_OTA_miller_lab9:1 | BW     | 3.533k  |      |        |           |
| Labs:5T_OTA_miller_lab9:1 | UGF    | 8.371M  |      |        |           |
| Labs:5T_OTA_miller_lab9:1 | GBW    | 8.901M  |      |        |           |

Figure 10: DC gain , BW , UGF and GBW



Figure 11:  $V_{\text{out}}$  Bode plot

• 
$$A_0 = g_{m_2}(r_{o_1}||r_{o_2}) \times g_{m_7}(r_{o_7}||r_{o_8}) \approx 2400$$

• GBW = UGF = 
$$\frac{g_{m_2}}{C_c \times 2\pi}$$
 = 9.24 MHz

• BW = 
$$\frac{1}{(r_{o_1}||r_{o_2})(g_{m_2}(r_{o_7}||r_{o_8}))C_C \times 2\pi} = 3.86 \text{ KHz}$$

## 3.2.2 Common Mode Analysis

Analysis

|         | Analysis            | Simultaion           |
|---------|---------------------|----------------------|
| DC gain | 2400                | 2513                 |
| GBW     | 9.24M               | 8.901M               |
| UGF     | 9.24M               | 8.371M               |
| BW      | $3.86 \mathrm{KHz}$ | $3.533 \mathrm{KHz}$ |

Table 8: DC gain , GBW, UGF and BW Analysis Vs Simulation

| Test                      | Output  | Nominal  | Spec | Weight | Pass/Fail |
|---------------------------|---------|----------|------|--------|-----------|
|                           |         |          |      |        |           |
| Labs:5T_OTA_miller_lab9:1 | A0      | 310.2m   |      |        |           |
| Labs:5T_OTA_miller_lab9:1 | A0_DB   | -10.17   |      |        |           |
| Labs:5T_OTA_miller_lab9:1 | BW      | 3.533k   |      |        |           |
| Labs:5T_OTA_miller_lab9:1 | UGF     | eval err |      |        |           |
| Labs:5T_OTA_miller_lab9:1 | GBW     | 1.098k   |      |        |           |
| Labs:5T_OTA_miller_lab9:1 | VOUT_DB | <u>~</u> |      |        |           |

Figure 12: AC paramters



Figure 13: CMR bode plot

• CMR = 
$$\frac{1}{1+2g_{m_1}r_{o_5}} \times g_{m_7}(r_{o_7}||r_{o_8}) = 396m$$

• 
$$CMR_{DB} = -8.04 \, db$$

|     | Analysis | Simulation         |
|-----|----------|--------------------|
| CMR | 396m     | $310.2 \mathrm{m}$ |

Table 9: CMR analysis Vs Simultion

#### 3.2.3 CMRR

CMRR Simulation = 88.73 db

Analysis:

• CMRR = 
$$\frac{A_{v_d}}{\text{CMR}} = \frac{2400}{0.396} = 6.06K = 75.65 \,\text{db}$$



Figure 14: CMRR Bode plot

|      | Analysis | Simulation |
|------|----------|------------|
| CMRR | 75.65db  | 88.73db    |

Table 10: CMRR analysis Vs Simulation

#### 3.2.4 Differientail Large Singal

| Test                      | Output   | Nominal  | Spec | Weight | Pass/Fail |
|---------------------------|----------|----------|------|--------|-----------|
|                           |          |          |      |        |           |
| Labs:5T_OTA_miller_lab9:1 | GAIN     | <u>~</u> |      |        |           |
| Labs:5T_OTA_miller_lab9:1 | GAIN_MAX | 2.52k    |      |        |           |
| Labs:5T_OTA_miller_lab9:1 | VOUT_DC  | <u>~</u> |      |        |           |

Figure 15: Maximum DC gain (step = 0.0001V)

Using finer step size results in more accurate DC gain , when step size was 1m DC gain was 900 which is very small compared to AC simulation,  $V_{\rm out}=823\,{\rm mv}\,{\rm at}\,V_{\rm id}=0$ , which is equal to DC OP result.

#### 3.2.5 Common Mode Large Signal

$$VICM_{max} = 0.9V$$
,  $VICM_{min} = 0V$ 

Analysis:  $VICM_{high} = 1.8 - V_{dsatCurrent Source} - V_{GS_{input}} = 1.8 - 0.104 - 0.82 = 0.876$ ,  $VICM_{low} = V_{GS_{CM}} - V_{GS_{input}} + V_{dsat} = -0.013V$ . results are a little bit different because of body effect makes



Figure 16:  $V_{\rm out}$  Vs  $V_{\rm ID}$   $V_{\rm out}=823\,{\rm mv}$  at  $V_{\rm id}=0$ 



Figure 17: DC gain Vs $V_{\rm ID}$ 



Figure 18: VICM Region  $M_3$  is the input pair

 $V_{\mathrm{GS}_{\mathrm{input}}}$  smaller When VICM is high and makes it Larger for when VICM is small.



Figure 19: GBW Vs VICM (  $\rm VICM_{max} = 925\,mv)$ 

|               | Analysis | Simulation |
|---------------|----------|------------|
| $VICM_{HIGH}$ | 0.876    | 0.9        |
| $VICM_{Low}$  | 0        | 0          |

Table 11: ICMR Simulation Vs Analysis

# 4 Closed Loop analysis



Figure 20: Schematic Diagram

## 4.1 Operating Point

Comments:



Figure 21: Operating point Annotated  $(r_z \text{ and } C_c \text{ adjusted})$ 

- ullet Input Voltage at the input terminal are not exactly equal  $v_{
  m id}=0.09\,{
  m mv}$ , this is due to the finite Gain of the OTA
- DC Voltage output of the first stage here is not equal to the value from Open Loop analysis , that's because of the existence of  $v_{\rm id}$ =0.09mv , making  $V_{\rm out_1} = V_{\rm CM} + v_{\rm id} g_{m2} (r_{o_1} || r_{o2}) \approx 730$ mv
- $I_d$  and  $g_m$  of the input pair is not equal, that's again because of  $v_{\rm id}$  which steeres the current.

#### 4.2 Stability Analysis:

PM = 71.1 > 70.

| Test                               | Output                         | Nominal  | Spec | Weight | Pass/Fail |
|------------------------------------|--------------------------------|----------|------|--------|-----------|
|                                    |                                |          |      |        |           |
| Labs:miller_OTA_lab9_closed_loop:1 | PM                             | -108.9   |      |        |           |
| Labs:miller_OTA_lab9_dosed_loop:1  | DC_Loop_gain                   | 2.477k   |      |        |           |
| Labs:miller_OTA_lab9_dosed_loop:1  | Phase                          | <u>~</u> |      |        |           |
| Labs:miller_OTA_lab9_dosed_loop:1  | UGF                            | 8.336M   |      |        |           |
| Labs:miller_OTA_lab9_dosed_loop:1  | GBW                            | 8.865M   |      |        |           |
| Labs:miller_OTA_lab9_dosed_loop:1  | dB20(getData("loopGain" ?resul | <b>=</b> |      |        |           |

Figure 22: Phase Margin, GBW,UGF and DC loop gain ( $C_C=1.55p$  , R = 2K)

Loop gain is less than Open Loop gain, this maybe becasue of  $V_{\text{out}_{\text{CM}}}$  is different making  $r_o$  for output stage is different also mismatch due to  $v_{\text{id}}$ , GBW and UGF are close to that of open loop.

**Analysis:** Calculating Phase margin , PM =  $\tan^{-1}\left(\frac{GM_2}{G_{M1}} \times \frac{C_C}{C_L}\right) = 68.38$  , PM from simulation is larger due to  $r_z$ 



Figure 23: Loop gain bode plot



Figure 24: Bode Plot and Phase plot for Loop gain

|              | Analysis | Simulation |
|--------------|----------|------------|
| PM           | 68.38    | 71.1       |
| DC Loop gain | 2400     | 2477       |
| GBW          | 9.2M     | 8.86M      |
| UGF          | 9.2MHz   | 8.33MHz    |

Table 12: Loop gain Analysis Vs Simulation

# 4.3 Transient Analysis

#### 4.3.1 SR

 $V_{\mathrm{Low}} = 50\,\mathrm{mv}$  ,  $V_{\mathrm{High}} = 890\,\mathrm{mv}$  ,

| _ RZ      | slewRate"time") |
|-----------|-----------------|
| 1 2.000E3 | 5.404E6         |

Figure 25: Slew Rate (50mv to 890mv)



Figure 26:  $V_{\rm out}$  and  $V_{\rm in}$  Vs time

Analysis: SR =  $\frac{I_{B1}}{C_C}$  =  $6.45V/\mu s$ , this deviation because of  $r_z$ .

|           | Analysis                | Simulation   |
|-----------|-------------------------|--------------|
| Slew Rate | $6.45 \mathrm{V}/\mu s$ | $5.4V/\mu s$ |

Table 13: Slew rate Analysis Vs Simulation

# 4.3.2 Setteling Time

| Test                               | Output    | Nominal  | Spec | Weight | Pass/Fail |
|------------------------------------|-----------|----------|------|--------|-----------|
|                                    |           |          |      |        |           |
| Labs:miller_OTA_lab9_closed_loop:1 | VOUT_tran | <u> </u> |      |        |           |
| Labs:miller_OTA_lab9_closed_loop:1 | VIN_tran  | <u>~</u> |      |        |           |
| Labs:miller_OTA_lab9_dosed_loop:1  | trise     | 27.92n   |      |        |           |

Figure 27: Rise Time



Figure 28:  $V_{\rm out}$  and  $V_{\rm in}$  Vs time

**Analysis:** rise time for first order system =  $2.2\tau = 2.2 \frac{C_c}{g_{m_{\rm input}}} = 37.89 \,\mathrm{ns}$ , rise time from simulation is smaller since it's a second order system.

Comments: There exists time domain ringing becasue PM < 72.4

|                | Analysis            | Simulation |
|----------------|---------------------|------------|
| $t_{\rm rise}$ | $37.89 \mathrm{ns}$ | 27.92ns    |

Table 14:  $t_{\text{rise}}$  Analysis Vs Simulation

# 5 DC Closed Loop AC Open Loop



Figure 29: Schematic Diagram

#### 5.1 Operating Point Analysis

For Operating Point Analysis Feedback switches are On and the Operating point is similar to Closed Loop.

#### 5.2 AC analysis

Now For AC Simulaton Feedback switches will be off and results are similar to open Loop Simulation.



Figure 30: Operating Point Annotated

#### 5.2.1 Differential Mode

First we begin by Differential Mode Analyis:

| Test                             | Output | Nominal  | Spec | Weight | Pass/Fail |
|----------------------------------|--------|----------|------|--------|-----------|
|                                  |        |          |      |        |           |
| Labs:miller_OTA_lab9_Open_Loop:1 | GBW    | 8.889M   |      |        |           |
| Labs:miller_OTA_lab9_Open_Loop:1 | UGF    | 8.376M   |      |        |           |
| Labs:miller_OTA_lab9_Open_Loop:1 | A_V_db | <u>Ľ</u> |      |        |           |
| Labs:miller_OTA_lab9_Open_Loop:1 | A_V0   | 2.413k   |      |        |           |

Figure 31: Differential Gain , GBW and UGF

Here  $A_v$  bode plot:



Figure 32: Differential Gain Bode plot

#### 5.2.2 Common Mode

Now For Common Mode:

| Test                             | Output | Nominal  | Spec | Weight | Pass/Fail |
|----------------------------------|--------|----------|------|--------|-----------|
|                                  |        |          |      |        |           |
| Labs:miller_OTA_lab9_Open_Loop:1 | GBW    | 902.2    |      |        |           |
| Labs:miller_OTA_lab9_Open_Loop:1 | UGF    | eval err |      |        |           |
| Labs:miller_OTA_lab9_Open_Loop:1 | A_V_db | <u></u>  |      |        |           |
| Labs:miller_OTA_lab9_Open_Loop:1 | A_V0   | 244.9m   |      |        |           |

Figure 33: CMR



Figure 34: CMR bode plot

# 6 Achieved Specification

| Technology                                             | 0.18um                      | Achieved Specs                |
|--------------------------------------------------------|-----------------------------|-------------------------------|
| Supply voltage                                         | 1.8V                        | 1.8V                          |
| Static gain error                                      | $\leq 0.05\%$               | 0.015%                        |
| CMRR @ DC                                              | ≥ 74dB                      | 88.73dB                       |
| Phase margin (PM)                                      | ≥ 70°                       | 71.1°                         |
| OTA current consumption                                | ≤ 60uA                      | 60uA                          |
| CMIR – high                                            | ≥ 1V                        | 0.925 V                       |
| m CMIR-low                                             | ≤ 0.2V                      | 0                             |
| Output swing                                           | 0.2 - 1.6 V                 | $0.108 - 1.696\mathrm{V}$     |
| Load                                                   | 5pF                         | 5pF                           |
| Buffer closed loop rise time $(10\% \text{ to } 90\%)$ | $\leq 70 \mathrm{ns}$       | $27.92 \mathrm{ns}$           |
| Slew rate (SR)                                         | $5\mathrm{V}/\mu\mathrm{s}$ | $5.4\mathrm{V}/\mu\mathrm{s}$ |

Table 15: Required Specifications and Achieved Specifications