## Inputs To 8086



8284 supplies clock signal to 8086

INTR and INTA signals are generated using 8259 and is supplied as input to 8086



LS138: A 3:8 decoder as part of the decoding logic for memory interfacing.

On the right, the read and write signals for even and odd addresses are generated.

MEMW'





| M/IO' | RD' | WR' | Bus cycle |
|-------|-----|-----|-----------|
| 1     | 0   | 1   | MEMR'     |
| 1     | 1   | 0   | MEMW'     |
| 0     | 0   | 1   | IOR'      |
| 0     | 1   | 0   | IOW'      |

## MEMORY INTERFACING



## SYSTEM BUS OF 8086



Here DT/R' and DEN' signals are obtained from the microprocessor 8086.





74LS138 is a high speed 1:8
Decoder/Demultiplexer.
Its output O<sub>0</sub>, O<sub>1</sub>, O<sub>2</sub> and O<sub>3</sub> goes to the CS' input of 8255A(1), 8255A(2), 8253A and 8259 respectively.



Port C is used for ADC interfacing, BSR



Port C is used for ADC interfacing, BSR











ULN2803 is a Darlington transistor array. It is used as Relay Driver.



 $L_1, L_2, L_3, L_4, L_5, L_6 \text{ from ULN2803}$ 

