# CSE3103 Microprocessor and Microcontroller STM32F446: CLOCK, GPIO, Timer & USART

Dr. Mosaddek Tushar, Professor

Computer Science and Engineering, University of Dhaka

February 23, 2022



#### Contents

- Configure The Clock
  - Example configuration
  - Clock Registers (RCC)
- 2 GPIO General Purpose Input and Output
- 3 STM32F446RE Timer
  - Basic Timer (6&7)
  - General purpose timer
  - Pulse Width Modulation (PWM) STM32 Timer
- 4 USART Universal Synchronous/Asynchronous Receiver and Transmitter
  - UART Configuration



# Configure the Clock

#### Clock and Source

- HSI Internal Crystal
- HSE External Crystal 8MHz (for STM32F446)
- External Clock Input
- PLL clock source
- Sysclock RTC Timing
- Clock Power Enable
- $\bullet \ SystemCoreClock = \\ ((INPUT\_CLOCK(HSE\_OR\_HSI\_IN\_HZ)/PLL\_M) * PLL\_N)/PLL\_P$

#### Clock Pre-scalar

• PLL\_M, PLL\_N, PLL\_P

Peripheral Bus Must Clock Enable

- AHB1 180 MHz (max)
- APB1 45 MHz
- APB2 90 MHz



# Example Clock Configuration – Clock for all and clock power

#### Example Clock to be set (Specification)

- AHB 180 MHz
- APB1 45MHz
- APB2 90 MHz
- HSE external crystal 8 MHz
- Use PLL clock as system clock source
- Set FLASH Memory latency and Cache enabled Access
- Enable clock power



#### Clock Architecture



# Clock Registers

| 31   | 30   | 29            | 28           | 27            | 26           | 25         | 24        | 23      | 22  | 21       | 20  | 19        | 18         | 17         | 16        |
|------|------|---------------|--------------|---------------|--------------|------------|-----------|---------|-----|----------|-----|-----------|------------|------------|-----------|
| Ris. | Res. | PLLSAI<br>RDY | PLLSAI<br>ON | PLLI2S<br>RDY | PLLI2S<br>ON | PLL<br>RDY | PLL<br>ON | Res     | Res | Res.     | Res | CSS<br>ON | HSE<br>BYP | HSE<br>RDY | HSE<br>ON |
|      |      | r             | rw           | r             | rw           | r          | rw        |         |     |          |     | rw        | rw         | r          | rw        |
| 15   | 14   | 13            | 12           | 11            | 10           | 9          | 8         | 7       | 6   | 5        | 4   | 3         | 2          | 1          | 0         |
|      |      | (v            | HSICA        | AL[7:0]       |              | .v         | (V        | 00<br>0 | н   | SITRIM[4 | :0] |           | Hors.      | HSI<br>RDY | HSI<br>ON |
| r    | r    | r             | r            | r             | r            | r          | r         | rw      | rw  | rw       | rw  | rw        |            | r          | rw        |

Figure 2: RCC\_CR - Control Register

- HSI ON, HSE ON, PLL ON, and ... to enable oscillator and check the status ([x] RDY)
- HSI clock calibration (HSICAL)
- HSI Trimming to adjust variation of frequency and temperature

--Setting -

- $RCC_CR[16] = 1$
- Check if Bit 17 is set.

Later After PLL setting is complete

- $RCC_{-}CR[24] = 1$
- check if bit 25 is set.



# PLL CLK CKT Configuration Register

#### \*\*\*For detail see reference manual of stm32f446re

| 31    | 30 | 29       | 28 | 27 | 26       | 25     | 24 | 23  | 22     | 21   | 20  | 19   | 18     | 17   | 16    |
|-------|----|----------|----|----|----------|--------|----|-----|--------|------|-----|------|--------|------|-------|
| Ran   |    | PLLR[2:0 | 1  |    | PLLC     | 2[3:0] |    | Res | PLLSRC | Ren. | Ros | Res  | Res    | PLLE | [1:0] |
|       | rw | rw       | rw | rw | rw       | rw     | rw |     | rw     |      |     |      |        | rw   | rw    |
| 15    | 14 | 13       | 12 | 11 | 10       | 9      | 8  | 7   | 6      | 5    | 4   | 3    | 2      | 1    | 0     |
| Hinn- |    |          |    |    | PLLN[8:0 | )]     |    |     |        |      |     | PLLM | M[5:0] |      |       |
|       | rw | rw       | rw | rw | rw       | rw     | rw | rw  | rw     | rw   | rw  | rw   | rw     | rw   | rw    |

Figure 3: RCC PLLCFGR Register - PLL configuration

- Prescaler: PLLR, PLLQ, PLLP, PLLN, PLLM
  - ▶ PLLR Main PLL division factor for I2Ss, SAIs, SYSTEM and SPDIF-Rx clocks  $(2 \le PLLR \le 7)$
  - ▶ PLLQ Main PLL (PLL) division factor for USB OTG FS, SDIOclocks  $(2 \le PLLQ \le 15)$
  - ▶ PLLP [2-bit] Main PLL (PLL) division factor for main system clock ['00' $\rightarrow$ 2, '01' $\rightarrow$ 4, '10' $\rightarrow$ 6, or '11' $\rightarrow$ 8]
  - ▶ PLLN Main multiplication factor  $50 \le PLLN \le 432$
  - ▶ PLLM Division factor for the main PLL (PLL) input clock  $2 \le PLLM \le 63$
- PLLSRC PLL Clock source HSE or HSI oscillator clock selected

Settings ... can you do it? Try ...



# RCC Clock Configuration Register

| 31  | 30      | 29 | 28      | 27      | 26  | 25      | 24   | 23  | 22   | 21    | 20 | 19  | 18      | 17  | 16    |
|-----|---------|----|---------|---------|-----|---------|------|-----|------|-------|----|-----|---------|-----|-------|
| MCO | 2[1:0]  | MC | 02 PRE[ | 2:0]    | MC  | 01 PRE[ | 2:0] | Res | MC   | 01    |    | R   | TCPRE[4 | :0] |       |
| rw  |         | rw | rw      | rw      | rw  | rw      | rw   |     | rw   | Ü     | rw | rw  | rw      | rw  | rw    |
| 15  | 14      | 13 | 12      | 11      | 10  | 9       | 8    | 7   | 6    | 5     | 4  | 3   | 2       | 1   | 0     |
| P   | PRE2[2: | 0] | P       | PRE1[2: | 0]  | Res     | Res  |     | HPRE | [3:0] |    | SWS | S[1:0]  | SW  | [1:0} |
| rw  | rw      | rw | rw.     | rw      | rw. |         |      | rw  | rw   | rw    | rw | r   | r:      | rw  | rw    |

Figure 4: RCC clock configuration register (RCC\_CFGR)

- HPRE, PPRE1, PPRE2 AHB, APB1, APB2 prescaler Think and link values with PLLCLK
- What is RTCPRE, find out.
- Microontroller clock output ?? Other bits find it in reference manual
- SWS System Clock Switch Status
- SW 2-bits: system clock switch HSE, HSI, PLL\_P or PLL\_R

# RCC – RSTR Reset Peripherals AHB1, AHB2, AHB3, APB1, APB2

| 31  | 30    | 29           | 28         | 27  | 26   | 25    | 24   | 23           | 22           | 21           | 20           | 19           | 18           | 17           | 16           |
|-----|-------|--------------|------------|-----|------|-------|------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|
| Hee | Fles. | OTGHS<br>RST | Ran        | Ras | Res. | Rin   | Ros. | Plan         | DMA2<br>RST  | DMA1<br>RST  | Hom          | Res          | Res          | Ros          | Res          |
|     | 1     | rw           |            |     |      |       |      |              | rw           | rw           |              | 1            |              | 10           |              |
| 15  | 14    | 13           | 12         | 11  | 10   | 9     | 8    | 7            | 6            | 5            | 4            | 3            | 2            | 1            | 0            |
| Ren | Flore | Ren          | CRC<br>RST | Res | Han  | Flor. | Res  | GPIOH<br>RST | GPIOG<br>RST | GPIOF<br>RST | GPIOE<br>RST | GPIOD<br>RST | GPIOC<br>RST | GPIOB<br>RST | GPIOA<br>RST |
|     |       |              | rw         |     |      |       |      | rw           |

Figure 5: RCC AHB1 Reset Register for connected peripheral registers

| 31          | 30          | 29  | 28         | 27          | 26          | 25          | 24             | 23           | 22           | 21          | 20           | 19           | 18           | 17           | 16             |
|-------------|-------------|-----|------------|-------------|-------------|-------------|----------------|--------------|--------------|-------------|--------------|--------------|--------------|--------------|----------------|
| Res         | Res         | DAC | PWR<br>RST | CECRS       | CAN2<br>RST | CAN1<br>RST | FMPI2C1<br>RST | I2C3<br>RST  | I2C2<br>RST  | I2C1<br>RST | UART5<br>RST | UART4<br>RST | UART3<br>RST | UART2<br>RST | SPDIFR)<br>RST |
|             |             | rw  | rw         | rw          | Ĭ.          | rw          | rw             | rw           | rw           | rw          | rw           | rw           | rw           | rw           | rw             |
| 15          | 14          | 13  | 12         | 11          | 10          | 9           | 8              | 7            | 6            | 5           | 4            | 3            | 2            | 1            | 0              |
| SPI3<br>RST | SPI2<br>RST | Res | FOOT.      | WWDG<br>RST | Res         | Rus         | TIM14<br>RST   | TIM13<br>RST | TIM12<br>RST | TIM7<br>RST | TIM6<br>RST  | TIM5<br>RST  | TIM4<br>RST  | TIM3<br>RST  | TIM2<br>RST    |
| rw          | rw          |     |            | rw          | Ĵ           |             | rw             | rw           | rw           | rw          | rw           | rw           | rw           | rw           | rw             |

Figure 6: APB1 Connected Peripheral Reset Register (APB1RSTR)



# Peripheral Clock Enable Registers – for AHB1, AHB2, AHB3, APB1, APB2

| 31   | 30              | 29          | 28        | 27   | 26   | 25  | 24  | 23          | 22          | 21          | 20          | 19          | 18            | 17          | 16          |
|------|-----------------|-------------|-----------|------|------|-----|-----|-------------|-------------|-------------|-------------|-------------|---------------|-------------|-------------|
| Res  | OTGHS<br>ULPIEN | OTGHS<br>EN | Res       | Ben  | Foru | Res | Rns | Res         | DMA2<br>EN  | DMA1<br>EN  | Res         | Res         | BKP<br>SRAMEN | Res         | Res         |
|      | rw              | rw          |           |      |      |     |     |             | rw          | rw          |             |             | rw            |             |             |
| 15   | 14              | 13          | 12        | 11   | 10   | 9   | 8   | 7           | 6           | 5           | 4           | 3           | 2             | 1           | 0           |
| Rus. | Resi            | Ros         | CRC<br>EN | Res. | Roil | Ren | Box | GPIOH<br>EN | GPIOG<br>EN | GPIOF<br>EN | GPIOE<br>EN | GPIOD<br>EN | GPIOC<br>EN   | GPIOB<br>EN | GPIOA<br>EN |
|      |                 |             | rw        |      |      |     |     | rw          | rw          | rw          | rw          | rw          | rw            | rw          | rw          |
|      |                 |             |           |      |      |     |     |             |             |             |             |             |               |             |             |

Figure 7: RCC AHB1 Enable register for Connected Peripherals

| 31         | 30         | 29        | 28        | 27         | 26         | 25         | 24            | 23          | 22          | 21         | 20          | 19          | 18           | 17           | 16            |
|------------|------------|-----------|-----------|------------|------------|------------|---------------|-------------|-------------|------------|-------------|-------------|--------------|--------------|---------------|
| Res        | Res        | DAC<br>EN | PWR<br>EN | CEC<br>EN  | CAN2<br>EN | CAN1<br>EN | FMPI2C1<br>EN | I2C3<br>EN  | I2C2<br>EN  | I2C1<br>EN | UART5<br>EN | UART4<br>EN | USART3<br>EN | USART2<br>EN | SPDIFRX<br>EN |
|            |            | rw        | rw        | rw         | rw         | rw         | rw            | rw          | rw          | rw         | rw          | rw          | rw           | rw           | rw            |
| 15         | 14         | 13        | 12        | 11         | 10         | 9          | 8             | 7           | 6           | 5          | 4           | 3           | 2            | 1            | 0             |
| SPI3<br>EN | SPI2<br>EN | Res       | Ros       | WWDG<br>EN | Res        | Ren        | TIM14<br>EN   | TIM13<br>EN | TIM12<br>EN | TIM7<br>EN | TIM6<br>EN  | TIM5<br>EN  | TIM4<br>EN   | TIM3<br>EN   | TIM2<br>EN    |
| rw         | rw         |           |           | rw         |            |            | rw            | rw          | rw          | rw         | rw          | rw          | rw           | rw           | rw            |

Figure 8: RCC APB1 Enable Register for Connected Peripherals



# Peripheral Clock Low Power mode Enable Registers – for AHB1, AHB2, AHB3, APB1, APB2

#### \*\*\*\*More registers – use it on demand (Reference Manual)

| 31            | 30                    | 29            | 28  | 27   | 26  | 25   | 24   | 23            | 22            | 21            | 20            | 19            | 18                  | 17            | 16            |
|---------------|-----------------------|---------------|-----|------|-----|------|------|---------------|---------------|---------------|---------------|---------------|---------------------|---------------|---------------|
| Res           | OTGHS<br>ULPI<br>LPEN | OTGHS<br>LPEN | R=  | Rise | Res | Ros  | Res  | Ros           | DMA2<br>LPEN  | DMA1<br>LPEN  | Res           | Hau.          | BKP<br>SRAM<br>LPEN | SRAM2<br>LPEN | SRAM1<br>LPEN |
|               | rw                    | rw            |     |      |     |      |      |               | rw            | rw            |               |               | rw                  | rw            | rw            |
| 15            | 14                    | 13            | 12  | 11   | 10  | 9    | 8    | 7             | 6             | 5             | 4             | 3             | 2                   | 1             | 0             |
| FLITF<br>LPEN | Res                   | Res           | CRC | Rea  | Ros | Res. | Res. | GPIOH<br>LPEN | GPIOG<br>LPEN | GPIOF<br>LPEN | GPIOE<br>LPEN | GPIOD<br>LPEN | GPIOC<br>LPEN       | GPIOB<br>LPEN | GPIOA<br>LPEN |
| rw            |                       |               | rw  |      |     |      |      | rw            | rw            | rw            | rw            | rw            | rw                  | rw            | rw            |

Figure 9: RCC AHB1 peripheral clock enable in low power mode register

| 31    | 30             | 29           | 28           | 27           | 26           | 25           | 24           | 23           | 22           | 21             | 20             | 19   | 18            | 17            | 16           |
|-------|----------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|----------------|----------------|------|---------------|---------------|--------------|
| Rini. | Res            | Rei          | Res.         | Res          | Rot.         | Rint.        | Rei          | SAI2<br>LPEN | SAI1<br>LPEN | Res.           | Ros            | Ries | TIM11<br>LPEN | TIM10<br>LPEN | TIM9<br>LPEN |
|       |                |              |              |              |              |              |              | rw           | rw           |                |                |      | rw            | rw            | rw           |
| 15    | 14             | 13           | 12           | 11           | 10           | 9            | 8            | 7            | 6            | 5              | 4              | 3    | 2             | 1             | 0            |
| Res.  | SYSCFG<br>LPEN | SPI4<br>LPEN | SPI1<br>LPEN | SDIO<br>LPEN | ADC3<br>LPEN | ADC2<br>LPEN | ADC1<br>LPEN | Flat.        | Phea         | USART6<br>LPEN | USART1<br>LPEN | Res  | Ross          | TIM8<br>LPEN  | TIM1<br>LPEN |
|       | rw             | rw           | rw           | rw           | rw           | rw           | rw           |              |              | rw             | rw             |      |               | rw            | rw           |

Figure 10: RCC APB2 Clock Enable Register for Low power mode

Slide 11 of 40

Mosaddek Tushar, CSE



# Flash Memory Configuration and Latency

| 31   | 30  | 29  | 28    | 27    | 26   | 25   | 24     | 23    | 22  | 21   | 20   | 19   | 18   | 17    | 16  |
|------|-----|-----|-------|-------|------|------|--------|-------|-----|------|------|------|------|-------|-----|
| Hen. | Res | Rés | Res   | Res   | Res. | Res  | Res    | Res   | Res | Roma | Res  | Rest | Res  | Store | Res |
| 15   | 14  | 13  | 12    | 11    | 10   | 9    | 8      | 7     | 6   | 5    | 4    | 3    | 2    | 1     | 0   |
| Ross | Res | Ros | DCRST | ICRST | DCEN | ICEN | PRFTEN | Reil. | Ros | Rein | Rino |      | LATE | ENCY  | 30  |
|      |     |     | rw    | w     | rw   | rw   | rw     |       |     |      |      | rw   | rw   | rw    | rw  |

Figure 11: Flash Memory Access Control Registers (FLASH\_ACR)

\*\*\*There are more registers – use according to your need



# Power Control Register – Clock/Peripheral Needs Power

| 31  | 30    | 29     | 28   | 27    | 26    | 25   | 24   | 23  | 22     | 21    | 20    | 19    | 18     | 17     | 16   |
|-----|-------|--------|------|-------|-------|------|------|-----|--------|-------|-------|-------|--------|--------|------|
| Res | Hos.  | Res    | Res  | Res   | Bes.  | Ron  | Rms. | Res | Res    | FISSR | FMSSR | UDE   | N[1:0] | ODSWEN | ODEN |
|     |       |        |      |       |       |      |      |     |        | rw    | rw    | rw    | rw     | rw     | rw   |
| 15  | 14    | 13     | 12   | 11    | 10    | 9    | 8    | 7   | 6      | 5     | 4     | 3     | 2      | 1      | 0    |
| VOS | [1:0] | ADCDC1 | Res. | MRUDS | LPUDS | FPDS | DBP  |     | PLS[2: | 0]    | PVDE  | CSBF  | CWUF   | PDDS   | LPDS |
| rw  | rw    | rw     |      | rw    | rw    | rw   | rw   | rw  | rw     | rw    | rw    | rc w1 | rc_w1  | rw     | rw   |

Figure 12: Power Control Register (Power SRC MNGT connected to APB1)

Bit 14-15 Regulator voltage scaling (1,2, and 3) output selection – See Reference manual. These bits can be modified while PLL is off





# General Purpose Input output

#### General purpose input output

- Input/Output pins are the entrances of the microprocessor to communicate with the outside world.
  - ► Analog In/Out Communication
  - ▶ Digital In/Out communication



# General Purpose Input Output (STM32)

#### GPIO Registers Set (All 32-bit Registers)

- Four Configuration Registers
  - ▶ GPIO Mode (IN or OUT) register
  - ► GPIO output type
  - ▶ GPIO Output Speed
  - ▶ Output PushPull or Open Drain
- Two Data Registers
  - ▶ GPIO Input Data Register
  - ▶ GPIO Output Data Register
- One lock register
- Two Alternate Function Register

#### GPIO Functional Description

- Input floating
- Input pull-up
- Input-pull-down
- Analog
- Output open-drain with pull-up or pull-down capability Slide 15 of 40



Figure 13: Input and Output

#### GPIO Functional Description (cont.)

- Output push-pull with pull-up or pull-down capability
- Alternate function push-pull with pull-up or pull-down capability
- Alternate function open-drain with pull-up or pull-down capabilit

# GPIO Mode Register

The mode register is used to configure GPIOx either for input or output

| 31   | 30       | 29   | 28       | 27   | 26       | 25   | 24       | 23   | 22       | 21   | 20       | 19   | 18      | 17   | 16      |
|------|----------|------|----------|------|----------|------|----------|------|----------|------|----------|------|---------|------|---------|
| MODE | R15[1:0] | MODE | R14[1:0] | MODE | R13[1:0] | MODE | R12[1:0] | MODE | R11[1:0] | MODE | R10[1:0] | MODE | R9[1:0] | MODE | R8[1:0] |
| rw   | rw       | rw   | rw      | rw   | rw      |
| 15   | 14       | 13   | 12       | 11   | 10       | 9    | 8        | 7    | 6        | 5    | 4        | 3    | 2       | 1    | 0       |
| MODE | R7[1:0]  | MODE | R6[1:0]  | MODE | R5[1:0]  | MODE | R4[1:0]  | MODE | R3[1:0]  | MODE | R2[1:0]  | MODE | R1[1:0] | MODE | R0[1:0] |
| rw   | rw       | rw   | rw      | rw   | rw      |

Figure 14: GPIOx Mode Register (32-bits)

| 31   | 30   | 29   | 28   | 27    | 26   | 25  | 24  | 23     | 22     | 21  | 20  | 19   | 18    | 17   | 16   |
|------|------|------|------|-------|------|-----|-----|--------|--------|-----|-----|------|-------|------|------|
| Res  | Res  | Res  | Ross | Here. | Bus  | Bus | Ros | Files. | Figur. | Hen | Res | Res  | T(EE. | Hes. | Fles |
| 15   | 14   | 13   | 12   | 11    | 10   | 9   | 8   | 7      | 6      | 5   | 4   | 3    | 2     | 1    | 0    |
| OT15 | OT14 | OT13 | OT12 | OT11  | OT10 | ОТ9 | OT8 | OT7    | ОТ6    | OT5 | OT4 | OT3  | OT2   | OT1  | ОТО  |
| rw   | rw   | rw   | rw   | rw    | rw   | rw  | rw  | rw     | rw     | rw  | rw  | :rw: | rw    | rw   | rw   |

Figure 15: GPIOx Configuration Register for setting output type (PushPull or Open Drain)

# GPIOx Output Type







# Pull up and Pull Down Resistor



Figure 17: Pull Up and Pull Down resistor



# GPIOx Output Speed Register

| 31 | 30           | 29 | 28           | 27      | 26           | 25          | 24           | 23       | 22           | 21  | 20           | 19       | 18          | 17 | 16          |
|----|--------------|----|--------------|---------|--------------|-------------|--------------|----------|--------------|-----|--------------|----------|-------------|----|-------------|
| -  | EDR15<br>:0] |    | EDR14<br>:0] | 1000000 | EDR13<br>:0] | A-21-151-15 | EDR12<br>:0] | 1,00,000 | EDR11<br>:0] |     | EDR10<br>:0] | 17 (-1-) | EDR9<br>:0] |    | EDR8<br>:0] |
| rw | rw           | rw | rw           | rw      | rw           | rw          | rw           | rw       | rw           | rw  | rw           | rw       | rw          | rw | rw          |
| 15 | 14           | 13 | 12           | 11      | 10           | 9           | 8            | 7        | 6            | 5   | 4            | 3        | 2           | 1  | 0           |
|    | EDR7<br>:0]  |    | EDR6<br>:0]  |         | EDR5<br>:0]  |             | EDR4<br>:0]  |          | EDR3[<br>:0] | 100 | EDR2<br>:0]  | 1000     | EDR1<br>:0] |    | EDR0<br>:0] |
| rw | rw           | rw | rw           | rw      | rw           | rw          | rw           | rw       | rw           | rw  | rw           | rw       | rw          | rw | rw          |

Figure 18: GPIOx Speed Configuration Register (00 $\rightarrow$  Low Speed, 00 $\rightarrow$  Medium Speed, 10 $\rightarrow$  Fast Speed, 11 $\rightarrow$  High Speed; See Datasheet for detail)

| 31    | 30       | 29    | 28       | 27    | 26       | 25    | 24       | 23    | 22       | 21    | 20       | 19   | 18      | 17   | 16      |
|-------|----------|-------|----------|-------|----------|-------|----------|-------|----------|-------|----------|------|---------|------|---------|
| PUPDE | R15[1:0] | PUPDE | R14[1:0] | PUPDE | R13[1:0] | PUPDE | R12[1:0] | PUPDI | R11[1:0] | PUPDI | R10[1:0] | PUPD | R9[1:0] | PUPD | R8[1:0] |
| rw    | rw       | rw   | rw      | rw   | rw      |
| 15    | 14       | 13    | 12       | 11    | 10       | 9     | 8        | 7     | 6        | 5     | 4        | 3    | 2       | 1    | 0       |
| PUPD  | R7[1:0]  | PUPD  | R6[1:0]  | PUPD  | R5[1:0]  | PUPD  | R4[1:0]  | PUPD  | R3[1:0]  | PUPD  | R2[1:0]  | PUPD | R1[1:0] | PUPD | R0[1:0] |
| rw    | rw       | rw   | rw      | rw   | rw      |

Figure 19: Pull up and pull down register for setting internal pull-up and pull-down resistor



# GPIO input and output data register

| 31    | 30    | 29    | 28    | 27    | 26    | 25   | 24   | 23   | 22   | 21   | 20   | 19   | 18     | 17   | 16   |
|-------|-------|-------|-------|-------|-------|------|------|------|------|------|------|------|--------|------|------|
| Oles. | Res   | Reg   | Hes   | Res   | Ren   | Ren  | Res  | Res  | Res  | Res  | Res  | Rés  | Illes. | Res  | Ren  |
| 15    | 14    | 13    | 12    | 11    | 10    | 9    | 8    | 7    | 6    | 5    | 4    | 3    | 2      | 1    | 0    |
| IDR15 | IDR14 | IDR13 | IDR12 | IDR11 | IDR10 | IDR9 | IDR8 | IDR7 | IDR6 | IDR5 | IDR4 | IDR3 | IDR2   | IDR1 | IDR0 |
| r     | r     | r     | r     | r     | r     | r    | r    | r    | r    | r    | r    | г    | r      | r    | r    |

Figure 20: GPIOx Input Data Register IDR; Get '1' when input is active or on



Figure 21: GPIOx Output Data Register ODR (Each bit dedicated to a GPIOx pin); Pin output is high when the corresponding bit is set

# GPIOx Set Reset Register (BSRR)

| 31   | 30   | 29   | 28   | 27   | 26   | 25  | 24  | 23  | 22  | 21  | 20  | 19  | 18  | 17  | 16  |
|------|------|------|------|------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| BR15 | BR14 | BR13 | BR12 | BR11 | BR10 | BR9 | BR8 | BR7 | BR6 | BR5 | BR4 | BR3 | BR2 | BR1 | BR0 |
| w    | w    | w    | w    | w    | w    | w   | w   | w   | w   | w   | w   | w   | w   | w   | w   |
| 15   | 14   | 13   | 12   | 11   | 10   | 9   | 8   | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
| BS15 | BS14 | BS13 | BS12 | BS11 | BS10 | BS9 | BS8 | BS7 | BS6 | BS5 | BS4 | BS3 | BS2 | BS1 | BS0 |
| w    | w    | w    | w    | w    | w    | w   | w   | w   | w   | w   | w   | w   | w   | w   | w   |

Figure 22: GPIOx Set and Reset Register (first 16 bit for set, higher 16-bits for reset); If set corresponding ODR bit is set and pin output is high

#### Alternate Function for GPIOx

#### Two 32-bit Register for 15-pin (GPIOx)

| 31 | 30   | 29      | 28  | 27 | 26   | 25      | 24 | 23 | 22   | 21      | 20 | 19 | 18   | 17      | 16 |
|----|------|---------|-----|----|------|---------|----|----|------|---------|----|----|------|---------|----|
|    | AFRL | .7[3:0] | 17- |    | AFRL | .6[3:0] |    |    | AFRL | .5[3:0] |    |    | AFRL | .4[3:0] |    |
| rw | rw   | rw      | rw  | rw | rw   | rw      | ΓW | rw | rw   | rw      | rw | rw | rw   | rw      | rw |
| 15 | 14   | 13      | 12  | 11 | 10   | 9       | 8  | 7  | 6    | 5       | 4  | 3  | 2    | 1       | 0  |
|    | AFRL | .3[3:0] |     |    | AFRL | .2[3:0] |    |    | AFRL | 1[3:0]  |    |    | AFRL | .0[3:0] |    |
| rw | rw   | rw      | rw  | rw | rw   | rw.     | rw | rw | rw   | rw      | rw | rw | rw   | rw      | rw |

Figure 23: GPIOx Alternate Function for USART, I2C, SPI and so on (See datasheet for alternate function of a peripheral operation, such as USART1: '0xAF7'); Dedicated for GPIOx pins from 0 to 7

| 31 | 30   | 29      | 28 | 27 | 26   | 25      | 24 | 23 | 22   | 21      | 20 | 19 | 18   | 17      | 16 |
|----|------|---------|----|----|------|---------|----|----|------|---------|----|----|------|---------|----|
|    | AFRH | 15[3:0] |    |    | AFRH | 14[3:0] |    |    | AFRH | 13[3:0] |    |    | AFRH | 12[3:0] |    |
| rw | rw   | rw      | rw |
| 15 | 14   | 13      | 12 | 11 | 10   | 9       | 8  | 7  | 6    | 5       | 4  | 3  | 2    | 1       | 0  |
|    | AFRH | 11[3:0] |    |    | AFRH | 10[3:0] |    |    | AFRE | 19[3:0] |    |    | AFRE | 18[3:0] |    |
| rw | rw   | rw      | rw |

Figure 24: GPIOx Alternate function High Register for GPIOx pins from 8 to 15

#### Timer of STM32F446re

#### What are the purposes of timer

- Specialized type clock used to measure the time interval
- Count upward and downward from zero or specified time interval to generate a time delay
- It can be seen as a counter of oscillator clock or clock counter
- uses the frequency of the internal clock and generates a delay
- operated by incrementing a register value in every machine cycle





#### Timer ??

#### Timer??

- Counts the clock feed into
- Prescaler divide the system clock (TIMx\_PSC)
- Auto Reload Register (TIMx\_ARR)
- Counter Register to keep the current count (TIMx\_CNT)

#### Use of Time

- DAC Trigger driver
- Delay or Sleep and timer interrupt
- PWM generation
- So on ...

$$CK\_CNT = \frac{f_{ck\_psc}}{PSC \ge 1}$$



# Type of Timers

| Timer<br>type        | Timer           | Counter resolution | Counter<br>type         | Prescaler<br>factor                   | DMA<br>request<br>generation | Capture/<br>compare<br>channels | Complementary output | Max<br>interface<br>clock<br>(MHz) | Max<br>timer<br>clock<br>(MHz) <sup>(1)</sup> |
|----------------------|-----------------|--------------------|-------------------------|---------------------------------------|------------------------------|---------------------------------|----------------------|------------------------------------|-----------------------------------------------|
| Advanced-<br>control | TIM1,<br>TIM8   | 16-bit             | Up,<br>Down,<br>Up/down | Any integer<br>between 1<br>and 65536 | Yes                          | 4                               | Yes                  | 90                                 | 180                                           |
| .5                   | TIM2,<br>TIM5   | 32-bit             | Up,<br>Down,<br>Up/down | Any integer<br>between 1<br>and 65536 | Yes                          | 4                               | No                   | 45                                 | 90/180                                        |
|                      | TIM3,<br>TIM4   | 16-bit             | Up,<br>Down,<br>Up/down | Any integer<br>between 1<br>and 65536 | Yes                          | 4                               | No                   | 45                                 | 90/180                                        |
| General              | TIM9            | 16-bit             | Up                      | Any integer<br>between 1<br>and 65536 | No                           | 2                               | No                   | 90                                 | 180                                           |
| purpose              | TIM10,<br>TIM11 | 16-bit             | Up                      | Any integer<br>between 1<br>and 65536 | No                           | 1                               | No                   | 90                                 | 180                                           |
|                      | TIM12           | 16-bit             | Up                      | Any integer<br>between 1<br>and 65536 | No                           | 2                               | No                   | 45                                 | 90/180                                        |
|                      | TIM13,<br>TIM14 | 16-bit             | Up                      | Any integer<br>between 1<br>and 65536 | No                           | 1                               | No                   | 45                                 | 90/180                                        |
| Basic                | TIM6,<br>TIM7   | 16-bit             | Up                      | Any integer<br>between 1<br>and 65536 | Yes                          | 0                               | No                   | 45                                 | 90/180                                        |

#### Basic Timer

#### Basic Timer (TIM6 & TIM7)

- Used to drive the DAC and Waveform generator
- Generic 16-bit time base
- Support Independent 16-bit DMA request generator
- Auto-Reload counter driven by a programmable prescaler (Clock Frequency between factor between 1 and 65536)
- interrupt and DMA generation for counter overflow (TIMx\_DIER) \rightarrow UDE, UIE bits

#### Register Sets:

- Counter Register TIMx\_CNT
- Prescaler Register TIMx\_PSC
- Auto-Reload Register TIMx\_ARR use auto-reload preload enable bit (ARPE) in the TIMx\_CR1 when UDIS is '0'
- TIMx\_SR Status register → UIF update interrupt flag for register updating
  - ▶ bit CEN in TIMx\_CR1 enabled for clock to counter
- Control and other Registers
  - ► TIMx\_CR1, TIMx\_CR2, TIMx\_DIER



# Basic Timer Registers (TIM6 & TIM7)

| 15   | 14   | 13   | 12   | 11   | 10  | 9    | 8     | 7    | 6   | 5    | 4    | 3   | 2   | 1    | 0   |
|------|------|------|------|------|-----|------|-------|------|-----|------|------|-----|-----|------|-----|
| Retu | Ros. | Resi | Res. | Rein | Ros | Röb. | Ritte | ARPE | Res | Rein | Ren. | OPM | URS | UDIS | CEN |
|      |      |      |      |      |     |      |       | rw   |     |      |      | rw  | rw  | rw   | rw  |

Figure 25: CEN: counter enable, UDIS: Auto reload preload, One-pulse mode (OPM), URS: Update Request Source (update interrupt and DMA request)



Figure 26: Counter Register

| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8   | 7      | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|----|----|----|----|----|----|----|-----|--------|----|----|----|----|----|----|----|
|    |    |    |    |    |    |    | PSC | [15:0] |    |    |    |    |    |    |    |
| rw  | rw     | rw | rw | rw | rw | rw | rw | rw |

Figure 27: Prescaler (PSC) Register



# Timer Counting and Update



Figure 29: Timer Counting, update and Reload

# General purpose timer

#### TIM2 to TIM5 are general purpose timer (See the Reference manual)

- 16-bit (TIM3 and TIM4) or 32-bit (TIM2 & TIM5) up, down, up/down counter
- 16-bit programmable prescaler divide (on the fly) the counter clock by the factor of 1 to 65536
- 4-independent channel (a) input capture (b) output capture (c) PWM generation (d) One-pulse mode output
- interrupt/DMA generation (a) counter overflow (b) trigger event (counter start, stop or initialization) (c) input capture/output compare
- trigger input for external clock cycle

#### TIM9 to TIM14 are general purpose timer (different from the above)

- 16-bit auto-reload upcounter
- 16-bit programmable prescaler divide (on the fly)
- 2-independent channel (a) input capture (b) output capture (c) PWM generation (d) One-pulse mode output



# Advanced Timers (TIM1 & TIM8)

Extracted from the reference manual (follow Youtube videos)

- 16-bit up/down autoreload counter
- 16-bit programmable prescaler
- 4-independent channel (a) input capture (b) output capture (c) PWM generation (d) One-pulse mode output
- Complementary output
- synchronous circuit for the timer with external signals to interconnect several timers
- repetition counter to update the timer registers only after given number of cycles of the counter
- break input to put the timer's output signal in reset state or in known state
- interrupt/DMA generation (a) counter overflow (b) trigger event (counter start, stop or initialization) (c) input capture/output compare (d) break input
- support incremental encoder and Hall-sensor for positioning purpose
- trigger input for external clock or cycle by cycle current management



# PWM – Pulse Width Modulation (STM32)

#### PWM – Pulse Width Modulation

- To control the analog circuit
- One of the important function of timer
- Analog Signal Values varies continuously
- Digital signal can only be either high or low

#### PWM consists Two main Component

- Duty cycle describe the amount of time the signal is high
- Frequency how fast the PWM completes a cycle



We discuss PWM Detail in the next week



# USART – Universal Synchronous/Asynchronous Receiver and Transmitter

#### USART – Two mode of communication

- Asynchronous Transmission and Reception
  - ▶ No clock is sent to slave from master
  - $ightharpoonup Rx_m \leftarrow Tx_s \text{ and } Tx_m \rightarrow Rx_s$
  - ▶ No clock transmission
  - ▶ example: RS232
- Synchronous Transmission and Reception
  - ▶  $SDA_m \leftrightarrow SDA_s$  data transmission line
  - ►  $CLK_m \to CLK_s$  clock transmission line
  - ightharpoonup Example:  $I^2C$ , SPI
- STM32 USART Total 6-USART
  - ► (1,2,3,& 6)- Full USART
  - ► Can only be used for UART (UART4 & 5)
  - ▶ use NRZ standard digital signaling
  - ► USART1& 6 Maximum Baud Rate: 11.25 Mbits/s
  - ► USART2,3, 4, 5 Maximum Baud Rate: 5.62 Mbits/s

#### Asynchronous Communication



8-bit word length (M bit is reset), 1 Stop bit



Figure 30: USART Signaling



# **UART** Configuration

- No clock require to transmit from transmitter to receiver
- Data Transmission and Reception Baud Rate
- Start, Stop bit and Data length
- Interrupt and DMA enabled or Disable
- Transmit and Receive data using Data Register
- Using shift register for transmission and reception (DR) of data
- Check Status for transmission and Reception of data





# STM32 USART Configuration

#### Step To configure USART

- Enable USART clock (the APBx Bus)
- 2 Enable USART by writing the UE bit in USART\_CR1 register to 1
- $\odot$  Program the M bit in USART\_CR1 to define the word length
- Program the number of stop bits in USART\_CR2
- Select DMA enable (DMAT) in USART\_CR3 for multiple communication
- Select the desired baud rate using the USART\_BRR register
- Set the TE and RE bit in USARTx\_CR1 to send and receive USART frame
- Write the data to send in the USARTx\_DR register clear TXE bit of SR register
- After writing the last data into the USARTx\_DR register, wait until TC=1

# Enable USART clock (the APBx Bus)

#### Enable Clock for USARTx

| 31         | 30         | 29        | 28        | 27         | 26         | 25         | 24            | 23          | 22          | 21         | 20          | 19          | 18           | 17           | 16            |
|------------|------------|-----------|-----------|------------|------------|------------|---------------|-------------|-------------|------------|-------------|-------------|--------------|--------------|---------------|
| Hes.       | Ren        | DAC<br>EN | PWR<br>EN | CEC<br>EN  | CAN2<br>EN | CAN1<br>EN | FMPI2C1<br>EN | I2C3<br>EN  | I2C2<br>EN  | I2C1<br>EN | UART5<br>EN | UART4<br>EN | USART3<br>EN | USART2<br>EN | SPDIFRX<br>EN |
|            |            | rw        | rw        | rw         | rw         | rw         | rw            | rw          | rw          | rw         | rw          | rw          | rw           | rw           | rw            |
| 15         | 14         | 13        | 12        | 11         | 10         | 9          | 8             | 7           | 6           | 5          | 4           | 3           | 2            | 1            | 0             |
| SPI3<br>EN | SPI2<br>EN | Res       | Res       | WWDG<br>EN | Ran        | Res        | TIM14<br>EN   | TIM13<br>EN | TIM12<br>EN | TIM7<br>EN | TIM6<br>EN  | TIM5<br>EN  | TIM4<br>EN   | TIM3<br>EN   | TIM2<br>EN    |
| rw         | rw         |           |           | rw         |            |            | rw            | rw          | rw          | rw         | rw          | rw          | rw           | rw           | rw            |

Figure 31: Enable Clock for USART  $(RCC \rightarrow APB1ENR)$ 

| 31     | 30           | 29         | 28         | 27         | 26         | 25         | 24         | 23         | 22         | 21           | 20           | 19    | 18          | 17          | 16         |
|--------|--------------|------------|------------|------------|------------|------------|------------|------------|------------|--------------|--------------|-------|-------------|-------------|------------|
| Fleis. | Rea          | Res        | Res.       | Res        | Pips.      | Rea        | Res        | SAI2<br>EN | SAI1<br>EN | Hos          | Res          | Fles. | TIM11<br>EN | TIM10<br>EN | TIM9<br>EN |
|        |              |            |            |            |            |            |            | rw         | rw         |              |              |       | rw          | rw          | rw         |
| 15     | 14           | 13         | 12         | 11         | 10         | 9          | 8          | 7          | 6          | 5            | 4            | 3     | 2           | 1           | 0          |
| Res    | SYSCFG<br>EN | SPI4<br>EN | SPI1<br>EN | SDIO<br>EN | ADC3<br>EN | ADC2<br>EN | ADC1<br>EN | Res        | Res        | USART6<br>EN | USART1<br>EN | Rés.  | Res.        | TIM8<br>EN  | TIM1<br>EN |
|        | rw           | rw         | rw         | rw         | rw         | rw         | rw         |            |            | rw           | rw           |       |             | rw          | rw         |

Figure 32:  $RCC \rightarrow APB2ENR$  for USART1& 6



# Enable USART by writing the UE bit in USARTx\_CR1 register to 1

Enable USART, first reset as  $USART\_CR1 = 0$  and then set UE-bit before any configuration

| 31    | 30   | 29  | 28      | 27   | 26  | 25    | 24   | 23    | 22   | 21     | 20     | 19   | 18  | 17  | 16  |
|-------|------|-----|---------|------|-----|-------|------|-------|------|--------|--------|------|-----|-----|-----|
| Re    | Res  | Res | (Kittle | Res  | Res | Rins. | Ross | Bes.  | Bos. | R≡     | Resc   | Res. | Res | Res | Res |
| 15    | 14   | 13  | 12      | 11   | 10  | 9     | 8    | 7     | 6    | 5      | 4      | 3    | 2   | 1   | 0   |
| OVER8 | Rins | UE  | M       | WAKE | PCE | PS    | PEIE | TXEIE | TCIE | RXNEIE | IDLEIE | TE   | RE  | RWU | SBK |
| rw    |      | rw  | rw      | rw   | rw  | rw    | rw   | rw    | rw   | rw     | rw     | rw   | rw  | rw  | rw  |

Figure 33: USARTx Control Register1

- Set UE, M for word length: '0' for 8-bit and '1' for 9-bit
- PCE: Parity enable, PS: parity selection (odd or even)
- TXEIE: TXE interrupt enable, TCIE: Transmission complete interrupt enable and RXNEIE: RXNE (receive buffer not empty) interrupt enable
- TE: Transmitter enable, RE: Receiver enable
- SBK: Send break a low equal to the USART frame length



# Program the number of stop bits in USARTx\_CR2 & USARTx`CR3

| 31   | 30    | 29  | 28     | 27    | 26   | 25   | 24   | 23   | 22    | 21   | 20   | 19   | 18  | 17     | 16  |  |  |
|------|-------|-----|--------|-------|------|------|------|------|-------|------|------|------|-----|--------|-----|--|--|
| Res  | Res   | Res | Res    | Res   | Res  | Res  | Res  | Res  | Res   | Res  | Res  | Res. | Res | Res    | Res |  |  |
| 15   | 14    | 13  | 12     | 11    | 10   | 9    | 8    | 7    | 6     | 5    | 4    | 3    | 2   | 1      | 0   |  |  |
| Ris. | LINEN | STO | P[1:0] | CLKEN | CPOL | CPHA | LBCL | Res. | LBDIE | LBDL | Ris. |      | ADI | D[3:0] |     |  |  |
|      | rw    | rw  | rw     | rw    | rw   | rw   | rw   |      | rw    | rw   |      | rw   | rw  | rw     | rw  |  |  |

Figure 34: USARTx\_CR2Bits 13:12 STOP: STOP bits. '00' - one stop bit, '01' - 0.5 stop bit, '10' - 2 stop bit, '11': 1.5 stop bit

| Hos. | Rns | Res  | Ros | Res.   | Ros   | Ros  | Res  | Res  | Res  | Res  | Res  | Res   | Res  | Res  | Res |
|------|-----|------|-----|--------|-------|------|------|------|------|------|------|-------|------|------|-----|
| 15   | 14  | 13   | 12  | -11    | 10    | 9    | 8    | 7    | 6    | 5    | 4    | 3     | 2    | 1    | 0   |
| Hēli | Rin | Reil | Ros | ONEBIT | CTSIE | CTSE | RTSE | DMAT | DMAR | SCEN | NACK | HDSEL | IRLP | IREN | EIE |
|      |     |      |     | rw     | rw    | rw   | rw   | rw   | rw   | rw   | rw   | rw    | rw   | rw   | rw  |

Figure 35: USARTx CR3 for DMA Transmitter (DMAT) and receiver (DMAR) enable.



# Select the desired baud rate using the USARTx\_BRR register



Figure 36: Baud rate register (USARTx\_BRR)

DIV\_Mantissa[11:0]: mantissa of USARTDIV

Bits 3:0 DIV\_Fraction[3:0]: fraction of USARTDIV

Baud Rate calculation

$$Tx/Rx \ Baud = \frac{f_{ck}}{8 \times (2 - OVER8) \times USARTDIV}$$
 (1)

To program USARTDIV example: 103.1678

 $DIV\_fraction = 1678 \times 16 \equiv 0x3$ 

 $DIV\_Mantissa = 103 = 0x67$ 



# Enable USARTx Transmission and Reception

#### Enable USARTx Transmission and Reception

| 31    | 30  | 29  | 28   | 27   | 26  | 25    | 24   | 23    | 22   | 21     | 20     | 19  | 18  | 17  | 16  |
|-------|-----|-----|------|------|-----|-------|------|-------|------|--------|--------|-----|-----|-----|-----|
| Re    | Res | Res | Rim. | Res. | Rms | Ross. | Ross | Bos.  | Box. | R≡     | Ren    | Res | Res | Re  | Res |
| 15    | 14  | 13  | 12   | 11   | 10  | 9     | 8    | 7     | 6    | 5      | 4      | 3   | 2   | 1   | 0   |
| OVER8 | Res | UE  | M    | WAKE | PCE | PS    | PEIE | TXEIE | TCIE | RXNEIE | IDLEIE | TE  | RE  | RWU | SBK |
| rw    |     | rw  | rw   | rw   | rw  | rw    | rw   | rw    | rw   | rw     | rw     | rw  | rw  | rw  | rw  |

Figure 37: USARTx Control Register1

- Enable RE and TE bit (set)
- See interrupt service routine: USARTx\_IRQHandler. See table 38 in reference manual for interrupt.
- To enable Parity Interrupt set PEIE-bit
- To enable transmission interrupt enable set TXEIE interrupt when TXE (transmission not empty) is true.
- To enable interrupt for data receive, set RXNEIE-bit. an interrupt when RXNE (receiver buffer not empty)
- Transmission complete Interrupt set TCIE-bit.
- see for other interrupts



### Status Register

In the interrupt, service routing checks the status register for the cause of the interrupt.

| 31  | 30  | 29  | 28   | 27  | 26  | 25    | 24    | 23  | 22    | 21    | 20   | 19  | 18  | 17  | 16  |
|-----|-----|-----|------|-----|-----|-------|-------|-----|-------|-------|------|-----|-----|-----|-----|
| Rm. | Rm  | Ren | Ren. | Ren | Res | Ren   | Ren   | Ben | Ren.  | Ren   | Ren  | Ren | Ben | Ben | Res |
| 15  | 14  | 13  | 12   | 11  | 10  | 9     | 8     | 7   | 6     | 5     | 4    | 3   | 2   | 1   | 0   |
| Res | Res | Ros | Ren  | Ren | Ren | CTS   | LBD   | TXE | TC    | RXNE  | IDLE | ORE | NF  | FE  | PE  |
|     |     |     |      |     |     | rc_w0 | rc_w0 | r   | rc_w0 | rc_w0 | r    | r   | r   | r   | ा   |

Figure 38: Status Register (USARTx\_SR)

- Clear the interrupt (RXNE, TXE)in SR register
- example find here https://www.keil.com/download/docs/359.asp
- TXE-bit is set when content of DR register transferred to Shift Register. Shift register will start sending to the TX line
- TC flag is set after send a stop-bit is sent (after writing the last data byte wait for TC)
- During Receive RXNE bit is set. A read from data register clear data register (DR) and RXNE-bit

