# FINAL PROJECT REPORT

# SIMPLE ROUTER USING FBGA

ABDULRHMAN ALHAJ ALI ID: 1637521

ABDULRHMAN SOBHY ID: 1647817



EE 460:

Digital Design II
Final Project

# **Table of Contents**

| Table of Contents                    | 2  |
|--------------------------------------|----|
| Introduction                         | 3  |
| The description of the project       | 3  |
| The packet                           | 3  |
| The design and implementation        | 4  |
| The design and implementation stages | 4  |
| Stage 1                              | 4  |
| Top Level Block Diagram              | 4  |
| The Control Unit Design              | 6  |
| The Datapath design                  | 8  |
| The complete design of stage1        | 10 |
| The implementation                   | 11 |
| The simulation results               | 11 |
| Test the implementation              | 12 |
| Stage 2                              | 15 |
| Top level block diagram              | 15 |
| The Control Unit Design              | 16 |
| The Datapath Design                  | 17 |
| The implementation                   | 19 |
| The simulation results               | 19 |
| Test the implementation              | 20 |
| The final project                    | 25 |

Digital Design II Page 2 of 25

#### Introduction

A router is a networking device that forwards data packets between other devices networks based on the destination address in the packet. So, the function of any router is receiving a packet from the sender device (that contain the data message and the IP of the receiver device and the check error bits) then send the data message to the destination device. Our project is designing a simple router by using FPGA.

#### The description of the project

Our project is designing a simple router and our router can receive a packet. After the router receives the packet it will check if there any error occurs through the journey of the packet if there is no error the router will send the data message which in the packet to the destination port depending on the destination byte which in the packet. If there is an error occur during the journey of the packet the router will detect the error and it will not send the data message to the destination port and the error flag will be asserted.

#### The packet

The packet consists from 25-bits and these 25 bits and it divided as follow:

- From 0 to 8 (nine bits): check sum bits for error detection and it is 9 bit to avoid the overflow.
- From 9 to 16 (eight bits): data bits.
- From 17 to 24 (eight bits): destination bits. if the data less than 128 then it should be routed to port1 (From 00000000 To 01111111) and if it equal to 128 or greater than 128 should be routed to port2 (From 01111111 To 11111111)

| Destn  | ation  | D      | ata   | Chec  | k Sum |
|--------|--------|--------|-------|-------|-------|
| bit-24 | bit-17 | bit-16 | bit-9 | bit-8 | bit-0 |

Digital Design II Page 3 of 25

## The design and implementation

#### The design and implementation stages

#### Stage1:

We design a simple router that its packet input from the FPGA's switches and the output data display in the FPGA's four 7-segment display and the output port number display by the FPGA's LED.

#### Stage2:

We develop the design in stage 1. Since the simple router will receive the packet from the Arduino by SPI protocol and the output data display in the FPGA's four 7-segment display and the output port number display by the FPGA's led.

## Stage 1

#### **Top Level Block Diagram**



Digital Design II Page 4 of 25

#### The input signals

- 1. **Reset:** to reset the router
- 2. **Enable:** to enable the router to inter the packet
- 3. **dataIn(9 bits):** the input data for the router and it can be the destination bits or the data bits or the check sum bits depend on other inputs
- 4. WriteDes: to define the dataIn as a destination bits
- 5. WriteData: to define the dataIn as a data bits
- 6. WriteCheck: to define the dataIn as a check sum bits.
- 7. **SendData:** to send the packet after entering the destination, data, and check sum

#### The output signals

- 1. PortData: the data sent from the sender to the port
- 2. **Port1:** to will be asserted if the data rout to port 1
- 3. **Port2:** to will be asserted if the data rout to port 2
- 4. **errorFlag:** it will be asserted if there is an error occur during the packet journey.

Digital Design II Page 5 of 25

# **The Control Unit Design**



Digital Design II Page 6 of 25

# The input signals

- Input signals from the user:
  - 1. enable
  - 2. writeDes
  - 3. writeData
  - 4. writeCheck
  - 5. sendData
- The input signal from the Datapath:
  - 1. errorData
  - 2. desPort

#### The output signals

- 1. **enableDes:** to enable the destination register.
- 2. **enableData:** to enable the data register.
- 3. **enableCheck:** to enable the check sum register.
- 4. **errorFlag:** to tell the user there is an error.
- 5. **enablePort1:** to enable port1 register.
- 6. enablePort2: to enable port2 register.

# The Datapath design



Digital Design II Page 8 of 25

# The Datapath component

| The component        | The input                                                             | The output | The function                                                                    |
|----------------------|-----------------------------------------------------------------------|------------|---------------------------------------------------------------------------------|
| Destination register | <ol> <li>dataln(8 bit)</li> <li>reset</li> <li>enableDes</li> </ol>   | outDes     | Store destination bits when enableDes asserted                                  |
| Data register        | <ol> <li>dataln(8 bit)</li> <li>reset</li> <li>enableData</li> </ol>  | outData    | Store data bits when enableData asserted                                        |
| Check sum register   | <ol> <li>dataln(9 bit)</li> <li>reset</li> <li>enableCheck</li> </ol> | outCheck   | Store check sum bits when enableCheck asserted                                  |
| Adder                | 1. outDes<br>2. outData                                               | adderValue | To add the out from destination and data registers                              |
| equalComparator      | <ol> <li>adderValue</li> <li>outCheck</li> </ol>                      | errorData  | To compare the out from adder with the check sum register to check the error    |
| GreaterCompatrtor    | 1. outDes<br>2. 128 constant                                          | desPort    | To compare the out from destination register with 128 to define the output port |
| Port1 register       | <ol> <li>outData</li> <li>reset</li> <li>enablePort1</li> </ol>       | Port1Data  | Store the out from<br>the data register<br>when enablePort1<br>asserted         |
| Port2 register       | <ol> <li>outData</li> <li>reset</li> <li>enablePort2</li> </ol>       | Port2Data  | Store the out from<br>the data register<br>when enablePort2<br>asserted         |

Digital Design II Page 9 of 25

## The complete design of stage1



• The image is small and not clear because its size. We will attach the image with the report

As you can see from the complete design image that we added some component when we implement the design to display the results and to enable the user to enter the packet without any error.

#### The added component

| The component          | The input                                                                                | The output                         | The function                                                                                      |
|------------------------|------------------------------------------------------------------------------------------|------------------------------------|---------------------------------------------------------------------------------------------------|
| Level                  | 1. reset<br>2. neg<br>3. pos                                                             | Level                              | To control the push button in FPGA. If pos is high the level output be high until the neg be high |
| Select the output data | <ol> <li>outPort1</li> <li>outPort2</li> <li>enablePort1</li> <li>enablePort2</li> </ol> | portData[7:0]                      | To select the output data of the router depend on the activate port                               |
| Binary to BCD          | PortData[7:0]                                                                            | outBCD[11:0]                       | To convert the output from binary form to BCD form to use it in 7-segment                         |
| Display BCD            | outBCD[11:0]                                                                             | 1. an[3:0]<br>2. dp<br>3. seg[6:0] | Generate the appropriate wire to operate the 7-segment                                            |
| 7-segment              | 1. an[3:0]<br>2. dp<br>3. seg[6:0]                                                       |                                    | Display the output                                                                                |
| Generate led           | <ol> <li>enablePort1</li> <li>enablePort2</li> <li>errorFalg</li> </ol>                  | Led[15:0]                          | Display either the error flag or the activate port                                                |

Digital Design II Page 10 of 25

#### The implementation

We used a Vivado 2018.1 and Verilog language to implement our and the code attach with the report

#### The simulation results



As we can see from the above figure when the destination and the data equal to 255 and the check sum equal 510, the 16-bit of the led output refer to the port is port2 and the portData equal to the outData register 255



In this figure the destination and data register equal to 100 and the check sum register equal to 200. The output led refer to the port is port1 and the portData equal to the outData register 100



in this figure the destination register equal 50 and the data register equal 255 and the check sum register equal 50. The output led refer to there is an error where outDes+outData != outCheck.

Digital Design II Page 11 of 25

## **Test the implementation**

To test our implantation, we used a Basys 3 FPGA and we used the FPGA component to implement the input and output of our system.

#### The input and outputs on the FPGA



#### The test results

• First test:



Digital Design II Page 12 of 25



Second test





Digital Design II Page 13 of 25

# Third test



Digital Design II Page 14 of 25

#### Stage 2

#### Top level block diagram



#### The inputs signals:

- 1. **bitIn:** the input bit from the master in the serial communication
- 2. **selector:** to begin send data from master to slave
- 3. **masterClock:** the clock generated by the master to control the serial communication
- 4. **reset:** to reset the system

#### The output signals:

- 1. **PortData:** the data sent from the sender to the port
- 2. **Port1:** to will be asserted if the data rout to port 1
- 3. **Port2:** to will be asserted if the data rout to port 2
- 4. **errorFlag:** it will be asserted if there is an error occur during the packet journey and sent to the master.

Digital Design II Page 15 of 25

#### **The Control Unit Design**



#### The input signals:

- the input signals from the master device: **selector**
- The input signals from the Datapath:
  - 1. loadFinish: it refer to the serial communication finish
  - 2. errorData
  - 3. desPort

#### The output signals:

- 1. **enableSpi:** to enable the shift register to receive the data from the master
- 2. enableRegs: to enable the destination, data and check sum register to store the data
- 3. errorFlag
- 4. enablePort1
- 5. enablePort2

Digital Design II Page 16 of 25

#### **The Datapath Design**



Digital Design II Page 17 of 25

# The Datapath component

| Component            | Inputs                                                                                            | Outputs                                                         | Function                                                                        |
|----------------------|---------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|---------------------------------------------------------------------------------|
| Two flipflop         | masterClock     FPGA clock                                                                        | clockOut                                                        | To synchronize the master clock and the FPGA clock                              |
| Shift register       | <ol> <li>Reset</li> <li>enableSpi</li> <li>enableRegs</li> <li>clockOut</li> <li>bitIn</li> </ol> | <ol> <li>loadFinish</li> <li>dataOut[24:</li> <li>0]</li> </ol> | Receiving the bits from the master device when its enable asserted              |
| Pipeline register    | <ol> <li>reset</li> <li>enableSpi</li> <li>dataOut[24:0]</li> </ol>                               | Data[24:0]                                                      | To store the data from the shift register to use it                             |
| Destination register | 1. reset<br>2. enableRegs<br>3. data[24:17]                                                       | outDes                                                          | Store destination bits when enableRegs asserted                                 |
| Data register        | 1. reset<br>2. enableRegs<br>3. data[16:9]                                                        | outData                                                         | Store data bits when enableRegs asserted                                        |
| Check sum register   | 1. reset<br>2. enableRegs<br>3. data[8:0]                                                         | outCheck                                                        | Store check sum bits when enableRegs asserted                                   |
| Adder                | outDes     outData                                                                                | adderValue                                                      | To add the out from destination and data registers                              |
| equalComparat<br>or  | <ol> <li>adderValue</li> <li>outCheck</li> </ol>                                                  | errorData                                                       | To compare the out from adder with the check sum register to check the error    |
| GreaterCompat rtor   | <ol> <li>outDes</li> <li>128 constant</li> </ol>                                                  | desPort                                                         | To compare the out from destination register with 128 to define the output port |
| Port1 register       | <ol> <li>outData</li> <li>reset</li> <li>enablePort1</li> </ol>                                   | Port1Data                                                       | Store the out from the data register when enablePort1 asserted                  |
| Port2 register       | <ol> <li>outData</li> <li>reset</li> <li>enablePort2</li> </ol>                                   | Port2Data                                                       | Store the out from the data register when enablePort2 asserted                  |

Digital Design II Page 18 of 25

#### The implementation

We used a Vivado 2018.1 and Verilog language to implement our and the code attach with the report

#### The simulation results





In this figure the destination and data register equal to 50 and the check sum register equal to 100. The output led refer to the port is port1 and the portData equal to the outData register 50. The packet entered bit by bit and the packet bit equal 25'b0011001000110010010001



Digital Design II Page 19 of 25

In this figure the destination register equal 50 and the data register equal 50 and the check sum register equal 50. The output led refer to there is an error where outDes+outData!= outCheck. The packet entered bit by bit and the packet bit equal 25'b001100100101001001010010

#### **Test the implementation**

To test our implantation, we used a Basys 3 FPGA as a slave device and an Arduino UNO as a master device and the user will enter the packet by the keypad then the Arduino will send the packet to the FPGA.

#### The connection between Arduino and FPGA:



#### **Connected with Arduino**



Digital Design II Page 21 of 25

#### The test result

• First test



Digital Design II Page 22 of 25

Second test:



Digital Design II Page 23 of 25

#### • Third test:



Digital Design II Page 24 of 25

# The final project



Digital Design II Page 25 of 25