#### COMPUTER ORGANIZATION AND DESIGN

The Hardware/Software Interface

# **Chapter 4**

### The Processor

[Some slides adapted from A. Sprintson, M. Irwin, D. Paterson and others]

### Composing the Elements

- First-cut data path does an instruction in one clock cycle
  - Each datapath element can only do one function at a time
  - Hence, we need separate instruction and data memories
- Use multiplexers where alternate data sources are used for different instructions

### Constructing a single Datapath:R-type





# Constructing a single Datapath:R-type,D-Type



### R-Type/Load/Store Datapath



### Full Datapath: Adding CB-Type



### **ALU Control**

#### ALU used for

Load/Store: F = add

Branch: F = pass input b (test for 0)

R-type: F depends on opcode

| ALU control | Function     |  |  |  |
|-------------|--------------|--|--|--|
| 0000        | AND          |  |  |  |
| 0001        | OR           |  |  |  |
| 0010        | add          |  |  |  |
| 0110        | subtract     |  |  |  |
| 0111        | pass input b |  |  |  |
| 1100        | NOR          |  |  |  |

#### **ALU Control**

- Derive ALU control from Opcode field
  - Some Opcodes are only defined for 8-bits (or less) not 11...

| opcode | Operation                     | Opcode field | ALU function | ALU<br>control |
|--------|-------------------------------|--------------|--------------|----------------|
| LDUR   | load register                 | 11111000010  | add          | 0010           |
| STUR   | store register                | 11111000000  | add          | 0010           |
| CBZ    | compare and<br>branch on zero | 10110100XXX  | pass input b | 0111           |
| R-type | ADD                           | 10001011000  | add          | 0010           |
|        | SUB                           | 11001011000  | subtract     | 0110           |
|        | AND                           | 10001010000  | AND          | 0000           |
|        | ORR                           | 10101010000  | OR           | 0001           |

## **Control Signals**

Derive control from Opcode field

|            |             |             | <b>-</b>   |              |      |      |      |       |
|------------|-------------|-------------|------------|--------------|------|------|------|-------|
|            | Opcode      | Reg2<br>Loc | ALU<br>Src | Mem<br>toReg | RegW | MemR | MemW | PCSrc |
| LDUR       | 11111000010 | X           | 1          | 1            | 1    | 1    | 0    | 0     |
| STUR       | 11111000000 | 1           | 1          | X            | 0    | 0    | 1    | 0     |
| CBZ        | 10110100XXX | 1           | 0          | X            | 0    | 0    | 0    | Zero? |
| R-<br>type | 10001011000 | 0           | 0          | 0            | 1    | 0    | 0    | 0     |
| 13,60      | 11001011000 |             |            |              |      |      |      |       |
|            | 10001010000 |             |            |              |      |      |      |       |
|            | 10101010000 |             |            |              |      |      |      |       |

### Implementing Uncnd'l Branch



- B uses word address
- Update PC with addition of
  - PC of the branch
  - Sign extended 26-bit address, left shifted by 2 bits
- Need an extra control signal decoded from opcode

### Datapath Adding B-Type



# **Datapath With Control**



Chapter 4 — The Processor — 39

### Single Cycle Disadvantages & Advantages

- Uses the clock cycle inefficiently the clock cycle must be timed to accommodate the slowest instr
- especially problematic for more complex instructions like floating point multiply



Each datapath component is used only for a small part of the cycle

but

It is simple and easy to understand

#### Where We are Headed

- Another approach
  - Sub-divide up the cycle into stages (pipelining)
  - Multiple instructions in flight at a time

