## **University of New Mexico**

Department of Electrical and Computer Engineering

## ECE 321 – Electronics I (Fall 2009)

Exam 2

Name: Solution Date: Oct. 23, 2009

Note: Only calculator, pencils, and pens are allowed.

- 1. (10 points) True or false:
  - (a) In a CMOS inverter, the maximum short circuit current occurs when the input voltage is at the switching threshold voltage. ( ▼ )
  - (b) By definition, V<sub>IL</sub> is maximum input voltage of a logic gate that still can be detected as zero. ( ▼ )
  - (c) The dynamic power in a CMOS inverter is the amount of power that is consumed in the load capacitor. ( F )
  - (d) To have a better noise margin in logic gates, it is better to maximize V₀H and minimize VIH. ( )
  - (e) In a CMOS inverter, reducing the NMOS threshold voltage,  $V_{tn}$ , reduces the low-to-high propagation delay,  $t_{pLH}$ . (  $\digamma$  )
- 2. (15 points) Compute the leakage power consumption in a C MOS inverter that is used in a clock distribution network of a digital circuit using 90nm technology node. Assume that the V<sub>DD</sub> is 1.2 V, I<sub>OFF(NMOS)</sub>=12 nA/um, and I<sub>OFF(PMOS)</sub>=26 nA/um, (W/L)<sub>n</sub>= 650, (W/L)<sub>p</sub>= 950, and L=90nm.

Pleakage = 
$$\frac{1}{2}$$
 VDD ( $I_{off(nmos)} + I_{off(pmos)}$ )  
 $W_n = 58.5 \mu m$   $I_{off(nmos)} = 702 nA$   
 $W_p = 85.5 \mu m$   $I_{off(pmos)} = 2223 nA$ 

- (20 points) You are given two digital systems, A and B, and are asked to connect
  the outputs of system A to the inputs of system B. The power supply voltage for
  system B is 1.5V, but the power supply voltage of system A is slightly less; at 1.2V.
  - (a) Assume that all the logic gates inside systems A and B can be treated as CMOS inverters. Determine V<sub>OH</sub> and V<sub>OL</sub> for the outputs of system A?
  - (b) For the system B, assume that  $V_{IL}$ =0.2 and  $V_{IH}$ =1.3. Draw the noise margin map and compute NMH and NML.
  - (c) Explain why the overall system won't work.

| b) system A | system B |      |
|-------------|----------|------|
| 1.2V VoH    | VIH      | 1.37 |
| Vol         | VIL      | 0.2V |

c) The maximum output of A is below the minimum input for high logic of system B. When A tries to communicate a logic high, it will appear as undefined logic to system B.

4. (30 points) We would like to design an inverter to drive a long interconnect (clock line) with effective capacitance of 10 pF. By computing the <u>average current</u> that charges/discharges C<sub>L</sub>, determine (W/L)<sub>P</sub> such that t<sub>PLH</sub> = 250 ps. Assume that V<sub>DD</sub>= 2.5V, V<sub>tp</sub>= -0.4 V, and K'<sub>p</sub>= -60 μA/V<sup>2</sup>.



$$I_{av} = \frac{1}{2} \left[ I \left( V_{in} = 0 & V_{out} = 0 \right) + I \left( V_{in} = 0, V_{out} = \frac{V_{dd}}{2} \right) \right]$$

$$I_{av} = \frac{1}{2} \left[ I \left( V_{in} = 0 & V_{out} = 0 \right) + I \left( V_{in} = 0, V_{out} = \frac{V_{dd}}{2} \right) \right]$$

$$I_{av} = \frac{1}{2} \left[ I \left( V_{in} = 0 & V_{out} = 0 \right) + I \left( V_{in} = 0, V_{out} = \frac{V_{dd}}{2} \right) \right]$$

$$I_{av} = \frac{1}{2} \left[ I \left( V_{in} = 0 & V_{out} = 0 \right) + I \left( V_{in} = 0, V_{out} = \frac{V_{dd}}{2} \right) \right]$$

$$I_{av} = \frac{1}{2} \left[ I \left( V_{in} = 0 & V_{out} = 0 \right) + I \left( V_{in} = 0, V_{out} = \frac{V_{dd}}{2} \right) \right]$$

$$I_{av} = \frac{1}{2} \left[ I \left( V_{in} = 0 & V_{out} = 0 \right) + I \left( V_{in} = 0, V_{out} = \frac{V_{dd}}{2} \right) \right]$$

$$I_{av} = \frac{1}{2} \left[ I \left( V_{in} = 0 & V_{out} = 0 \right) + I \left( V_{in} = 0, V_{out} = \frac{V_{dd}}{2} \right) \right]$$

$$I_{av} = \frac{1}{2} \left[ I \left( V_{in} = 0 & V_{out} = 0 \right) + I \left( V_{in} = 0, V_{out} = \frac{V_{dd}}{2} \right) \right]$$

$$I_{av} = \frac{1}{2} \left[ I \left( V_{in} = 0 & V_{out} = 0 \right) + I \left( V_{in} = 0, V_{out} = \frac{V_{dd}}{2} \right) \right]$$

$$I_{av} = \frac{1}{2} \left[ I \left( V_{in} = 0 & V_{out} = 0 \right) + I \left( V_{in} = 0, V_{out} = 0 \right) \right]$$

$$I_{av} = \frac{1}{2} \left[ I \left( V_{in} = 0 & V_{out} = 0 \right) + I \left( V_{in} = 0, V_{out} = 0 \right) \right]$$

$$I_{av} = \frac{1}{2} \left[ I \left( V_{in} = 0 & V_{out} = 0 \right) + I \left( V_{in} = 0, V_{out} = 0 \right) \right]$$

$$I_{av} = \frac{1}{2} \left[ I \left( V_{in} = 0 & V_{out} = 0 \right) + I \left( V_{in} = 0, V_{out} = 0 \right) \right]$$

$$I_{av} = \frac{1}{2} \left[ I \left( V_{in} = 0 & V_{out} = 0 \right) + I \left( V_{in} = 0, V_{out} = 0 \right) \right]$$

$$I_{av} = \frac{1}{2} \left[ I \left( V_{in} = 0 & V_{out} = 0 \right) + I \left( V_{in} = 0, V_{out} = 0 \right) \right]$$

$$I_{av} = \frac{1}{2} \left[ I \left( V_{in} = 0 & V_{out} = 0 \right) + I \left( V_{in} = 0 \right) \right]$$

$$I_{av} = \frac{1}{2} \left[ I \left( V_{in} = 0 & V_{out} = 0 \right) \right]$$

$$I_{av} = \frac{1}{2} \left[ I \left( V_{in} = 0 & V_{out} = 0 \right) \right]$$

$$I_{av} = \frac{1}{2} \left[ I \left( V_{in} = 0 & V_{out} = 0 \right) \right]$$

$$I_{av} = \frac{1}{2} \left[ I \left( V_{in} = 0 & V_{out} = 0 \right) \right]$$

$$I_{av} = \frac{1}{2} \left[ I \left( V_{in} = 0 & V_{out} = 0 \right) \right]$$

$$I_{av} = \frac{1}{2} \left[ I \left( V_{in} = 0 & V_{out} = 0 \right) \right]$$

$$I_{av} = \frac{1}{2} \left[ I \left( V_{in} = 0 & V_{out} = 0 \right) \right]$$

$$I_{av} = \frac{1}{2} \left[ I \left( V_{in} = 0 & V_{out} = 0 \right) \right]$$

$$I_{av} = \frac{1}{2} \left[ I$$

$$t_{PLH} = \frac{C_L \times \frac{Vdd}{2}}{I_{av}} \longrightarrow 250ps = \frac{10pF \times 1.25v}{I_{av}} \longrightarrow (\frac{W}{L})_p = 411.65$$

5. (25 points) In an ideal CMOS inverter, V<sub>OH</sub> is equal to V<sub>DD</sub>. However, the NMOS leakage may slightly reduce V<sub>OH</sub>. In this problem, we want to calculate the V<sub>OH</sub> in the presence of NMOS leakage. To measure V<sub>OH</sub>, you connect the input to the ground, where the PMOS is in linear region and the NMOS is in cut off region. However, in the presence of leakage, you can approximate that the NMOS behaves like a current source with the current of I<sub>OFF(NMOS)</sub> as shown in the circuit below. Compute V<sub>OH</sub>, if I<sub>OFF(NMOS)</sub>=1 μA, V<sub>DD</sub>=1.0 V, V<sub>tp</sub>=-0.4 V, K'<sub>p</sub>=-40 μA/V<sup>2</sup>, and (W/L)<sub>p</sub>=2.

$$V_{in}=0$$

$$V_{in}=0$$