## INTEGRATED ELECTRONIC CIRCUITS LAB

## **PROGRESS REPORT – TASK 1**

Abhinav Bhattacharya, 21EEY7501

#### **Problem Statement:**

Design a mod-5 synchronous counter using JK Flip Flop. Frequency of operation should be 250MHz. Take PMOS width to be 400nm and NMOS width to be 200nm.

Draw a layout for the entire design from scratch and aim for minimum possible area with a rectangular shaped layout with height as 1400nm and width 70um.

#### Results achieved:

The complete layout for the Mod-5 synchronous counter has been made. Schematic-level simulation at the required clock frequency was achieved using ADE-L tool.

Vertical height: 1700nm (overshoot by 300nm)

Horizontal width: 47.3um (shorter by 22.7um)

Layout v/s schematic (LVS) and Design Rule Check (DRC) have been cleared for the top-level schematic as well as the instantiated gates.

PEX report generated according to the layout and the parasitic-containing netlist was obtained.

Post Layout simulation done for the JK flip to estimate transient behaviour and maximum frequency of operation

## Technology used:

UMC 65nm technology

Library: UMC65LLSC

## **Model Parameters**

1) N\_12\_LLRVT:

VDD=1.2V

Beta0 = 15.9, for W=200nm

Cgd = 59.9pF

Cgs = 102.12pF

Vth = 374.32 mV

2) P\_12\_LLRVT

VDD=1.2V

Beta0 = 17.87, for W=400nm

Cgd = 26.144pF

Cgs = 143pF

Vth= -311.1 mV

# Design of MOD 5 synchronous counter



Figure 1: Schematic design of the MOD-5 synchronous counter



Figure 2: Initial simulation for verification of schematic



Figure 3: Top-view of overall layout of MOD-5 synchronous counters mad with Master-Slave JK flip flops. Horizontal length is 47.325 micron.



Figure 4: Instantiated gates used in design of mod-5 synchronous counter



Figure 5: Vertical height: 1.7um

#### STANDARD JK FLIP FLOP DESIGN AND RACE AROUND CONDITION

For J-K flip-flop, if J=K=1, and if clk=1 for a long period of time, then Q output will toggle as long as CLK is high, which makes the output of the flip-flop unstable or uncertain. This problem is called race around condition in J-K flip-flop. This problem (Race Around Condition) can be avoided by ensuring that the clock input is at logic "1" only for a very short time. This can be achieved using a Master-Slave JK flip flop.

This problem leads to unpredictable results in the operation of the counter.

The initial flip flop designed had the following schematic.



Figure 6: Schematic of simple level-triggered JK flip flop



Figure 7: JK Flip Flop Test bench results. With clock frequency at 250MHz output is corrupted in case of J=K=1. Race Around condition is mitigated using master slave latch technique



Figure 8: Master-Slave JK flip flop to avoid Race Around when toggle input is applied



Figure 9: Simulation Results for Master-Slave JK Flop Flop

# POST LAYOUT SIMULATION OF JK FLIP FLOP WITH EXTRACTED PARASITICS

After completing the CALIBRE LPE, a PEX netlist is generated and opened in CalibreView.



Figure 10: Post layout configuration for simulation using Spectre

# Estimation of Clock-to-Q delay:



Figure 11: Evaluating CLK-Q time from the ADE-L plot



Figure 12: Post layout output fall-time estimation



Figure 13: Post layout output rise time estimation



Figure 14: Setup time for JK flip flop with parasitics



Figure 14: Clock Skew estimation

From figure 11, we find that the propagation delay between the triggering edge (negative) of the clock and the output of the flipflop 'Q' is:

$$T_{\{CLK \rightarrow Q\}} = 95.2ps$$

The rise and fall times (delay between 90% of VDD and 10% of VDD) of the output Q are found as shown in figure 12 and 13:

$$T_{rise} = 42.3ps$$

$$T_{fall} = 31.6ps$$

The fall time of the clock is required for estimating the setup and hold time, from figure 14,

$$T_{clkskw} = 35.18 ps$$

Now to find maximum frequency of operation, we will use the relation:

$$T_{\{CLK \rightarrow Q\}} + T_{setup} + T_{rise} + T_{fall} + T_{hold} \le T_{period}$$

$$T_{period} \ge 2.97ns + 95.2ps + 42.3ps + 31.6ps + 40ps$$

$$f_{clk} \le \frac{1}{4.661ns}$$

$$f_{clk} \le 214.5 \, MHz$$

# Parasitics extraction for interconnects using Calibre LPE (PEX Report)

Configuration used for PEX analysis

```
##
         ##
##
   CALIBRE SYSTEM
            ##
##
         ##
##
 CIRCUIT EXTRACTION REPORT ##
##
         ##
```

REPORT FILE NAME: mod5\_synchronous.pex.report.ext

mod5\_synchronous.calibre.db ('mod5\_synchronous') Fri Sep 17 11:15:01 2021 LAYOUT NAME:

CREATION TIME:

CURRENT DIRECTORY: /afs/iitd.ac.in/user/e/ee/eey217501/mod5counter/PEXreport

eey217501 USER NAME:

CALIBRE VERSION: v2020.4\_34.17 Tue Dec 1 16:11:11 PST 2020

| Layout_Net        | Source_Net        | R_Coun | t C_Total(F) | CC_Total(F)  | C+CC_Total(F)   |
|-------------------|-------------------|--------|--------------|--------------|-----------------|
| VDD               | VDD               | 796    | 1.53242E-15  | 9.40800E-15  | 1.09404E-14     |
| 2                 | XI3/NET15         | 36     | 1.10430E-16  | 6.21192E-16  | 7.31622E-16     |
| C                 | C                 | 148    |              | 6.55313E-15  | 7.14337E-15     |
| 4                 | NET12             | 45     |              | 2.19511E-15  | 2.37630E-15     |
| В                 | B                 | 13     |              |              |                 |
| CLK               | CLK               | 289    | 1.09954E-15  | 1.09186E-14  | 1.20182E-14     |
| 7                 | NET022            | 12     |              | 5.85627E-15  | 6.28426E-15     |
| 8                 | NET021            | 96     | 2.96259E-16  | 2.75420E-15  | 3.05046E-15     |
| 9                 | NET1              | 96     | 3.15511E-16  | 2.59994E-15  | 2.91545E-15     |
| GND               | GND               | 549    | 1.34142E-15  | 6.77075E-15  | 8.11217E-15     |
| A                 | A                 | 77     | 2.93907E-16  | 2.44240E-15  | 2.73631E-15     |
| X4/6              | XI3/XI0/NET17     | 2      | 2.31160E-19  | 9.17458E-17  | 9.19770E-17     |
| X7/8              | XI4/NET29         | 81     | 2.65607E-16  | 2.05092E-15  | 2.31653E-15     |
| X7/9              | XI4/NET34         | 70     | 1.70788E-16  | 1.63965E-15  | 1.81044E-15     |
| X7/10             | XI4/NET28         | 85     | 2.48383E-16  | 1.78805E-15  | 2.03644E-15     |
| X7/11             | XI4/NET32         | 54     | 1.50182E-16  | 1.50397E-15  | 1.65415E-15     |
| X7/12             | XI4/NET020        | 57     | 2.64275E-16  | 1.23758E-15  | 1.50186E-15     |
| X7/13             | XI4/NET24         | 39     | 1.69020E-16  | 9.94757E-16  | 1.16378E-15     |
| X7/14             | XI4/NET33         | 39     | 1.59358E-16  | 9.46333E-16  | 1.10569E-15     |
| X7/X6/7           | XI4/XI5/NET24     | 2      | 1.32510E-19  | 8.97519E-17  | 8.98844E-17 \$  |
| X7/X6/8           | XI4/XI5/NET25     | 2      | 1.72219E-19  | 9.79210E-17  | 9.80932E-17 \$  |
| X7/X7/7           | XI4/XI6/NET24     | 2      | 2.28777E-19  | 9.20803E-17  | 9.23091E-17 \$  |
| X7/X7/8           | XI4/XI6/NET25     | 2      | 6.28996E-19  | 9.89091E-17  | 9.95381E-17 \$  |
| X7/X8/6           | XI4/XI2/NET17     | 2      | 4.48563E-19  | 9.38980E-17  | 9.43466E-17 \$  |
| X7/X9/6           | XI4/XI3/NET17     | 2      | 5.63944E-19  | 8.94067E-17  | 8.99707E-17 \$  |
| X7/X10/X4/6       | XI4/XI1/XI0/NET17 |        | 2 3.16182E   | -19 8.98851E | -17 9.02012E-17 |
| \$                |                   |        |              |              |                 |
| X7/X10/X5/6       | XI4/XI1/XI1/NET17 |        | 2 2.27518E   | -19 9.00382E | -17 9.02658E-17 |
| \$                |                   |        |              |              |                 |
| X7/X11/X4/6       | XI4/XI0/XI0/NET17 |        | 2 2.31160E   | -19 9.12319E | -17 9.14630E-17 |
| \$                |                   |        |              |              |                 |
| X8/X11/X4/6       | XI5/XI0/XI0/NET17 |        | 2 2.31160E   | -19 9.33739E | -17 9.36051E-17 |
| \$                |                   |        |              |              |                 |
| X8/X11/X5/6<br>\$ | XI5/XI0/XI1/NET17 |        | 2 2.31160E   | -19 9.28237E | -17 9.30549E-17 |
| X9/8              | XI6/NET29         | 81     | 2.65705E-16  | 1.87085E-15  | 2.13656E-15 \$  |
| X9/9              | XI6/NET34         | 70     | 1.69428E-16  | 1.62220E-15  | 1.79163E-15 \$  |
| X9/10             | XI6/NET28         | 85     | 2.47762E-16  | 1.74787E-15  | 1.99563E-15 \$  |

| X9/11       | XI6/NET32         | 54 | 1.57363E-16 | 1.30926E-15     | 1.46663E-15 | \$   |
|-------------|-------------------|----|-------------|-----------------|-------------|------|
| X9/12       | XI6/NET020        | 57 | 2.66434E-16 | 1.24997E-15     | 1.51641E-15 | \$   |
| X9/13       | XI6/NET24         | 39 | 1.68842E-16 | 9.85984E-16     | 1.15483E-15 | \$   |
| X9/14       | XI6/NET33         | 39 | 1.53326E-16 | 9.08239E-16     | 1.06157E-15 | \$   |
| X9/X6/7     | XI6/XI5/NET24     | 2  | 1.92904E-19 | 9.57440E-17     | 9.59369E-17 | \$   |
| X9/X6/8     | XI6/XI5/NET25     | 2  | 7.05155E-19 | 1.01262E-16     | 1.01967E-16 | \$   |
| X9/X7/7     | XI6/XI6/NET24     | 2  | 3.82975E-19 | 9.43659E-17     | 9.47489E-17 | \$   |
| X9/X7/8     | XI6/XI6/NET25     | 2  | 7.99066E-19 | 1.01253E-16     | 1.02052E-16 | \$   |
| X9/X8/6     | XI6/XI2/NET17     | 2  | 3.54994E-19 | 9.56559E-17     | 9.60109E-17 | \$   |
| X9/X9/6     | XI6/XI3/NET17     | 2  | 2.21608E-19 | 9.11581E-17     | 9.13797E-17 | \$   |
| X9/X10/X4/6 | XI6/XI1/XI0/NET17 |    | 2 4.56759E  | E-19 9.11254E-1 | 7 9.15822   | E-17 |
| \$          |                   |    |             |                 |             |      |
| X9/X10/X5/6 | XI6/XI1/XI1/NET17 |    | 2 3.76559E  | E-19 9.12548E-1 | 7 9.16313   | E-17 |
| \$          |                   |    |             |                 |             |      |
| X9/X11/X4/6 | XI6/XI0/XI0/NET17 |    | 2 2.09898E  | E-19 8.88154E-1 | 7 8.90253   | E-17 |
| \$          |                   |    |             |                 |             |      |
| X9/X11/X5/6 | XI6/XI0/XI1/NET17 |    | 2 2.09898E  | E-19 8.82976E-1 | 7 8.85075   | E-17 |
| \$          |                   |    |             |                 |             |      |



Figure 15: PEX result window

LVS Report for the layout and schematic of MOD-5 counter

eey217501@bessel:~/mod5counter/LVS\$ cat mod5 synchronous.lvs.report

```
## ##
## LVS REPORT ##
## ##
```

REPORT FILE NAME: mod5 synchronous.lvs.report

LAYOUT NAME: /afs/iitd.ac.in/user/e/ee/eey217501/mod5counter/LVS/mod5\_synchronous.sp

('mod5\_synchronous')

SOURCE NAME: /afs/iitd.ac.in/user/e/ee/eey217501/mod5counter/LVS/mod5\_synchronous.src.net

('mod5\_synchronous')

RULE FILE: /afs/iitd.ac.in/user/e/ee/eey217501/mod5counter/LVS/ G-DF-

LOGIC MIXED MODE65N-LL\_LOW\_K\_CALIBRE-LVS-1.6-P4.txt\_

RULE FILE TITLE: UMC Calibre LVS 65nm LOGIC/MIXED MODE Low Leakage Low-K Process

CREATION TIME: Thu Sep 16 14:54:14 2021

CURRENT DIRECTORY: /afs/iitd.ac.in/user/e/ee/eey217501/mod5counter/LVS

USER NAME: eey217501

LVS POWER NAME

CALIBRE VERSION: v2020.4\_34.17 Tue Dec 1 16:11:11 PST 2020

#### OVERALL COMPARISON RESULTS

| #   | ### | ########### | #### | ## |   |   |
|-----|-----|-------------|------|----|---|---|
| #   | #   | #           | * *  |    | _ | _ |
| # # | #   | CORRECT     | #    |    |   |   |
| ##  | #   | #           | \    | /  |   |   |
| #   | ### | ########### | #### | ## |   |   |

| **************************                                                                |
|-------------------------------------------------------------------------------------------|
| *******                                                                                   |
| CELL SUMMARY                                                                              |
| **************************                                                                |
| *********                                                                                 |
| Result Layout Source                                                                      |
| CORRECT mod5_synchronous mod5_synchronous                                                 |
| **************************************                                                    |
| LVS PARAMETERS                                                                            |
| *****************************                                                             |
| *********                                                                                 |
|                                                                                           |
| o LVS Setup:                                                                              |
| // LVS COMPONENT TYPE PROPERTY // LVS COMPONENT SUBTYPE PROPERTY // LVS PIN NAME PROPERTY |

"?VCC?" "?VDD?"

```
"?GND?" "?VSS?"
LVS GROUND NAME
LVS CELL SUPPLY
                          NO
LVS RECOGNIZE GATES
                             ALL
// LVS HCELL REPORT
LVS IGNORE PORTS
                           NO
LVS CHECK PORT NAMES
                              YES
LVS IGNORE TRIVIAL NAMED PORTS
                                   NO
                               NO
LVS BUILTIN DEVICE PIN SWAP
LVS ALL CAPACITOR PINS SWAPPABLE
                                    NO
LVS DISCARD PINS BY DEVICE
                               NO
                              NO
LVS SOFT SUBSTRATE PINS
LVS INJECT LOGIC
                          NO
LVS EXPAND UNBALANCED CELLS
                                   YES
LVS FLATTEN INSIDE CELL
                              NO
LVS EXPAND SEED PROMOTIONS
                                  YES
LVS PRESERVE PARAMETERIZED CELLS
                                     NO
LVS GLOBALS ARE PORTS
                              YES
LVS REVERSE WL
                          NO
                            NO
LVS SPICE PREFER PINS
LVS SPICE SLASH IS SPACE
                             YES
LVS SPICE ALLOW FLOATING PINS
                                 YES
// LVS SPICE ALLOW INLINE PARAMETERS
LVS SPICE ALLOW UNQUOTED STRINGS
                                     NO
LVS SPICE CONDITIONAL LDD
                                NO
LVS SPICE CULL PRIMITIVE SUBCIRCUITS NO
// LVS SPICE EXCLUDE CELL SOURCE
// LVS SPICE EXCLUDE CELL LAYOUT
LVS SPICE IMPLIED MOS AREA
                               NO
// LVS SPICE MULTIPLIER NAME
LVS SPICE OVERRIDE GLOBALS
                                 NO
LVS SPICE REDEFINE PARAM
                               NO
LVS SPICE REPLICATE DEVICES
                                YES
LVS SPICE SCALE X PARAMETERS
                                 NO
LVS SPICE STRICT WL
                           NO
// LVS SPICE OPTION
LVS STRICT SUBTYPES
                            NO
LVS EXACT SUBTYPES
                            NO
                         NO
LAYOUT CASE
                        NO
SOURCE CASE
                           NO
LVS COMPARE CASE
LVS COMPARE CASE STRICT
                               NO
LVS DOWNCASE DEVICE
                              NO
LVS REPORT MAXIMUM
                              50
LVS PROPERTY RESOLUTION MAXIMUM
                                      32
// LVS SIGNATURE MAXIMUM
// LVS FILTER UNUSED OPTION
// LVS REPORT OPTION
LVS REPORT UNITS
                          YES
// LVS NON USER NAME PORT
// LVS NON USER NAME NET
// LVS NON USER NAME INSTANCE
// LVS IGNORE DEVICE PIN
// LVS PREFER NETS FILTER SOURCE
// LVS PREFER NETS FILTER LAYOUT
LVS PREFER PORT NETS
                             NO
LVS EXPAND ON ERROR
                             NO
```

NO

```
LVS REDUCE PARALLEL MOS
                               YES
LVS REDUCE SEMI SERIES MOS
                               NO
LVS REDUCE SPLIT GATES
                             YES
LVS REDUCE PARALLEL BIPOLAR
                                 YES
LVS REDUCE SERIES CAPACITORS
                                 YES
LVS REDUCE PARALLEL CAPACITORS
                                   YES
LVS REDUCE SERIES RESISTORS
                                YES
LVS REDUCE PARALLEL RESISTORS
                                  YES
LVS REDUCE PARALLEL DIODES
                                YES
```

LVS REDUCE C(MIMCAPS\_20F\_MM) PARALLEL NO
LVS REDUCE C(NCAP\_12\_LL) PARALLEL NO
LVS REDUCE C(PCAP\_12\_LL) PARALLEL NO
LVS REDUCE C(NCAP\_25\_LL) PARALLEL NO
LVS REDUCE C(PCAP\_25\_LL) PARALLEL NO
LVS REDUCTION PRIORITY PARALLEL

## LVS SHORT EQUIVALENT NODES NO

## // Trace Property

TRACE PROPERTY n 12 llrvtrf lf lf 3 TRACE PROPERTY n 12 llrvtrf wf wf 3 TRACE PROPERTY n 12 llrvtrf nf nf 0 TRACE PROPERTY n\_12\_llrvtrf con con 0 TRACE PROPERTY p\_12\_llrvtrf lf lf 3 TRACE PROPERTY p\_12\_llrvtrf wf wf 3 TRACE PROPERTY p\_12\_llrvtrf nf nf 0 TRACE PROPERTY p 12 llrvtrf con con 0 TRACE PROPERTY n bpw 12 llrvtrf lf lf 3 TRACE PROPERTY n bpw 12 llrvtrf wf wf 3 TRACE PROPERTY n bpw 12 llrvtrf nf nf 0 TRACE PROPERTY n bpw 12 llrvtrf con con 0 TRACE PROPERTY n 12 llhvtrf lf lf 3 TRACE PROPERTY n 12 llhvtrf wf wf 3 TRACE PROPERTY n 12 llhvtrf nf nf 0 TRACE PROPERTY n 12 llhvtrf con con 0 TRACE PROPERTY p\_12\_llhvtrf lf lf 3 TRACE PROPERTY p 12 llhvtrf wf wf 3 TRACE PROPERTY p\_12\_llhvtrf nf nf 0 TRACE PROPERTY p\_12\_llhvtrf con con 0 TRACE PROPERTY n\_bpw\_12\_llhvtrf lf lf 3 TRACE PROPERTY n bpw 12 llhvtrf wf wf 3 TRACE PROPERTY n\_bpw\_12\_llhvtrf nf nf 0 TRACE PROPERTY n\_bpw\_12\_llhvtrf con con 0 TRACE PROPERTY n\_12\_lllvtrf lf lf 3 TRACE PROPERTY n\_12\_lllvtrf wf wf 3 TRACE PROPERTY n 12 lllvtrf nf nf 0 TRACE PROPERTY n\_12\_lllvtrf con con 0 TRACE PROPERTY p 12 lllvtrf lf lf 3 TRACE PROPERTY p\_12\_lllvtrf wf wf 3 TRACE PROPERTY p 12 lllvtrf nf nf 0 TRACE PROPERTY p 12 lllvtrf con con 0 TRACE PROPERTY n bpw 12 lllvtrf lf lf 3 TRACE PROPERTY n bpw 12 lllvtrf wf wf 3 TRACE PROPERTY n bpw 12 lllvtrf nf nf 0 TRACE PROPERTY n bpw 12 lllvtrf con con 0 TRACE PROPERTY n 25 llrf lf lf 3 TRACE PROPERTY n 25 llrf wf wf 3 TRACE PROPERTY n 25 llrf nf nf 0

```
TRACE PROPERTY n 25 llrf con con 0
TRACE PROPERTY p_25_{llr} If If 3
TRACE PROPERTY p_25_llrf wf wf 3
TRACE PROPERTY p_25_llrf nf nf 0
TRACE PROPERTY p_25_llrf con con 0
TRACE PROPERTY n bpw 25 llrf lf lf 3
TRACE PROPERTY n bpw 25 llrf wf wf 3
TRACE PROPERTY n bpw 25 llrf nf nf 0
TRACE PROPERTY n_bpw_25_llrf con con 0
TRACE PROPERTY r(rsnpo efuse) rr3
TRACE PROPERTY r(rsppo efuse) rr3
TRACE PROPERTY rnnpo nw llrf rr3
TRACE PROPERTY rnnpo nw llrf 113
TRACE PROPERTY rnnpo nw llrf ww3
TRACE PROPERTY rnnpo llrf rr3
TRACE PROPERTY rnnpo_llrf 113
TRACE PROPERTY rnnpo llrf w w 3
TRACE PROPERTY rnppo_nw_llrf rr3
TRACE PROPERTY rnppo_nw_llrf 113
TRACE PROPERTY rnppo nw llrf ww3
TRACE PROPERTY rnppo llrf rr3
TRACE PROPERTY rnppo llrf 113
TRACE PROPERTY rnppo llrf w w 3
TRACE PROPERTY rnhr nw llrf rr3
TRACE PROPERTY rnhr nw llrf 113
TRACE PROPERTY rnhr_nw_llrf w w 3
TRACE PROPERTY rnhr llrf rr3
TRACE PROPERTY rnhr llrf 113
TRACE PROPERTY rnhr llrf ww3
TRACE PROPERTY r(fuse) rr3
TRACE PROPERTY r(ral) rr3
TRACE PROPERTY varmis 12 llrf lf lf 3
TRACE PROPERTY varmis 12 llrf wf wf 3
TRACE PROPERTY varmis 12 llrf nf nf 0
TRACE PROPERTY varmis 12 llrf array array 0
TRACE PROPERTY varmis 25 llrf lf lf 3
TRACE PROPERTY varmis 25 llrf wf wf 3
TRACE PROPERTY varmis 25 llrf nf nf 0
TRACE PROPERTY varmis 25 llrf array array 0
TRACE PROPERTY vardiop_llrf 113
TRACE PROPERTY vardiop llrf wp wp 3
TRACE PROPERTY vardiop_llrf nf nf 0
TRACE PROPERTY vardiop_llrf c c 3
TRACE PROPERTY d(dionw_ll) a a 3
TRACE PROPERTY d(dionw_ll) p p 3
TRACE PROPERTY d(diodnw_ll) a a 3
TRACE PROPERTY d(diodnw_ll) p p 3
TRACE PROPERTY d(diodp_ll) a a 3
TRACE PROPERTY d(diodp_ll) p p 3
TRACE PROPERTY momcaps sy mmkf nf nf 0
TRACE PROPERTY momcaps sy mmkf 113
TRACE PROPERTY momcaps sy mmkf nm nm 0
TRACE PROPERTY momcaps sy mmkf bm bm 0
TRACE PROPERTY momcaps as mmkf nf nf 0
TRACE PROPERTY momcaps as mmkf 113
TRACE PROPERTY momcaps as mmkf nm nm 0
TRACE PROPERTY momcaps as mmkf bm bm 0
TRACE PROPERTY momcaps symesh mmkf nf nf 0
TRACE PROPERTY momcaps symesh mmkf mh mh 0
TRACE PROPERTY momcaps symesh mmkf nm nm 0
```

```
TRACE PROPERTY momcaps symesh mmkf bm bm 0
TRACE PROPERTY momcaps symesh mmkf 113
TRACE PROPERTY momcaps asmesh mmkf nf nf 0
TRACE PROPERTY momcaps asmesh mmkf mh mh 0
TRACE PROPERTY momcaps_asmesh_mmkf nm nm 0
TRACE PROPERTY momcaps asmesh mmkf bm bm 0
TRACE PROPERTY momcaps asmesh mmkf 113
TRACE PROPERTY momcaps array vp3 rfvcl bm bm 0
TRACE PROPERTY momcaps_array_vp3_rfvcl ns ns 0
TRACE PROPERTY momcaps array vp3 rfvcl nf nf 0
TRACE PROPERTY momcaps array vp3 rfvcl array array 0
TRACE PROPERTY momcaps array vp3 rfvcl lf lf 3
TRACE PROPERTY momcaps array vp4 rfvcl bm bm 0
TRACE PROPERTY momcaps array vp4 rfvcl ns ns 0
TRACE PROPERTY momcaps array vp4 rfvcl nf nf 0
TRACE PROPERTY momcaps_array_vp4_rfvcl array array 0
TRACE PROPERTY momcaps array vp4 rfvcl lf lf 3
TRACE PROPERTY momcaps_array_vp5_rfvcl bm bm 0
TRACE PROPERTY momcaps_array_vp5_rfvcl ns ns 0
TRACE PROPERTY momcaps array vp5 rfvcl nf nf 0
TRACE PROPERTY momcaps array vp5 rfvcl array array 0
TRACE PROPERTY momcaps array vp5 rfvcl lf lf 3
TRACE PROPERTY momcaps array vp5 rfvcl sh sh 0
TRACE PROPERTY 1 slcr30k rfvil s s 3
TRACE PROPERTY 1 slcr30k rfvil w w 3
TRACE PROPERTY 1_slcr30k_rfvil od od 3
TRACE PROPERTY 1 slcr30k rfvil nt nt 0
TRACE PROPERTY 1 syct30k rfvil nt nt 0
TRACE PROPERTY 1 syct30k rfvil s s 3
TRACE PROPERTY 1 syct30k rfvil w w 3
TRACE PROPERTY 1 syct30k rfvil od od 3
TRACE PROPERTY 1 sy30k rfvil nt nt 0
TRACE PROPERTY 1 sy30k rfvil s s 3
TRACE PROPERTY 1 sy30k rfvil w w 3
TRACE PROPERTY 1 sy30k rfvil od od 3
TRACE PROPERTY 1 sqsk rfvil nt nt 0
TRACE PROPERTY 1 sqsk rfvil s s 3
TRACE PROPERTY l_sqsk_rfvil w w 3
TRACE PROPERTY 1 sqsk rfvil od od 3
TRACE PROPERTY 1_sqsk_rfvil ns ns 0
TRACE PROPERTY 1 sqsk rfvil bm bm 0
TRACE PROPERTY mimcaps 20f nwell rfkf 113
TRACE PROPERTY mimcaps_20f_nwell_rfkf w w 3
TRACE PROPERTY mimcaps_20f_psub_rfkf 113
TRACE PROPERTY mimcaps_20f_psub_rfkf w w 3
TRACE PROPERTY mimcaps_20f_m1_rfkf 113
TRACE PROPERTY mimcaps_20f_m1_rfkf w w 3
TRACE PROPERTY c(mimcaps 20f mm) c c 3
TRACE PROPERTY 1_sq_trans_rfvil nt_in nt_in 0
TRACE PROPERTY 1 sq trans rfvil nt out nt out 0
TRACE PROPERTY 1 sq trans rfvil w w 3
TRACE PROPERTY 1 sq trans rfvil od od 3
TRACE PROPERTY 1 sqctin trans rfvil nt in nt in 0
TRACE PROPERTY 1 sqctin trans rfvil nt out nt out 0
TRACE PROPERTY 1 sqctin trans rfvil ww3
TRACE PROPERTY 1_sqctin_trans_rfvil od od 3
TRACE PROPERTY 1_sqctout_trans_rfvil nt_in nt_in 0
TRACE PROPERTY 1 sqctout trans rfvil nt out nt out 0
TRACE PROPERTY 1_sqctout_trans_rfvil w w 3
TRACE PROPERTY 1_sqctout_trans_rfvil_od od 3
```

```
TRACE PROPERTY 1_sqctinout_trans_rfvil nt_in nt_in 0
TRACE PROPERTY 1_sqctinout_trans_rfvil nt_out nt_out 0
TRACE PROPERTY 1_sqctinout_trans_rfvil w w 3
TRACE PROPERTY 1_sqctinout_trans_rfvil od od 3
TRACE PROPERTY 1_occtout_trans_rfvil nt_in nt_in 0
TRACE PROPERTY 1_occtout_trans_rfvil w w 3
TRACE PROPERTY 1_occtout_trans_rfvil od od 3
TRACE PROPERTY 1_occtout_trans_rfvil od od 3
TRACE PROPERTY pad_rf index_layer index_layer 0
TRACE PROPERTY pad_rf index_thick index_thick 0
TRACE PROPERTY pad_rf index_pad index_pad 0
```

# CELL COMPARISON RESULTS (TOP LEVEL)

| #   | ### | ####################################### |   |
|-----|-----|-----------------------------------------|---|
| #   | #   | # * *                                   | _ |
| # # | #   | CORRECT #                               |   |
| ##  | #   | # \/                                    |   |
| #   | ### | ####################################### |   |

 $\begin{array}{lll} LAYOUT \ CELL \ NAME: & mod5\_synchronous \\ SOURCE \ CELL \ NAME: & mod5\_synchronous \\ \end{array}$ 

------

## INITIAL NUMBERS OF OBJECTS

-----

|           | Layout | Source | Component T | ype |
|-----------|--------|--------|-------------|-----|
| Ports:    | 6      | 6      |             |     |
| Nets:     | 63     | 63     |             |     |
| Instance  | s: 6   |        | ( · F)      |     |
| Total Ins | t: 12  | 0 120  | <br>)       |     |

## NUMBERS OF OBJECTS AFTER TRANSFORMATION

-----

|           | Layout          | Source       | Component Type                                   |
|-----------|-----------------|--------------|--------------------------------------------------|
| Ports:    | 6               | 6            |                                                  |
| Nets:     | 32              | 32           |                                                  |
| Instances | s: 4<br>19<br>6 | 4<br>19<br>6 | INV (2 pins)<br>NAND2 (3 pins)<br>NAND3 (4 pins) |
| Total Ins | t: 29           | <br>29       |                                                  |

| ******    | ******  | ******  | ***** | **********************     |
|-----------|---------|---------|-------|----------------------------|
| ******    | ******  | ***     |       |                            |
|           | Π       | NFORMAT | ION A | ND WARNINGS                |
|           |         |         | ***** | *****************          |
| ******    | ******* | ***     |       |                            |
|           |         |         |       |                            |
|           | Matched | Matched | Unma  | atched Unmatched Component |
|           | Layout  | Source  | Layou |                            |
|           |         |         |       |                            |
| Ports:    | 6       | 6       | 0     | 0                          |
| Nets:     | 32      | 22      | 0     | 0                          |
| Nets:     | 32      | 32      | 0     | U                          |
| Instances | s: 4    | 4       | 0     | 0 INV                      |
|           | 19      | 19      | 0     | 0 NAND2                    |
|           | 6       | 6       | 0     | 0 NAND3                    |
|           |         |         |       |                            |
| Total Ins | t: 29   | 29      | 0     | 0                          |
|           |         |         |       |                            |

o Initial Correspondence Points:

Ports: VDD GND C B CLK A

o Voltage Names Matched by Wildcard:

Power Names from Layout:

VDD

Ground Names from Layout:

GND

Power Names from Source:

VDD

Ground Names from Source:

GND

Total CPU Time: 0 sec Total Elapsed Time: 1 sec