CS 254-Digital Logic Design Lab

14:00-16:55

The following digital circuits must be designed using VHDL, and simulated and tested using Quartus.

Q1. (5marks) Design an 8-bit Carry-Look-Ahead (CLA) adder (signed adder). The inputs are in 2's complement form.

Carry generation:  $P_i = A_i \, \textbf{XOR} \, B_i$ Carry propagate:  $G_i = A_i \, \textbf{AND} \, B_i$ Sum output:  $S_i = P_i \, \textbf{XOR} \, C_i$ Carry output:  $C_{i+1} = G_i \, \textbf{OR} \, (P_i \, \textbf{AND} \, C_i)$ where,  $A_i$  and  $B_i$  are the 8-bit input.

The trace file format for the design is as follows:

## $A_{7-0}B_{7-0}$ $Z_{8-0}$

- Q2. (5marks) Design an 8-bit arithmetic circuit which should have:
  - 1. 8-bit adder-subtractor unit (use CLA)
  - 2. 8-bit AND logic function unit
  - 3. 8-bit XOR logic function unit

| Inputs                              | Select     | Function   | Output           |         |
|-------------------------------------|------------|------------|------------------|---------|
|                                     | line(S₁S₀) |            |                  |         |
| A <sub>7-0</sub> , B <sub>7-0</sub> | 00         | Adder      | Z <sub>8-0</sub> | $Z_F$   |
| A <sub>7-0</sub> , B <sub>7-0</sub> | 01         | Subtractor | Z <sub>8-0</sub> | $Z_{F}$ |
| A <sub>7-0</sub> , B <sub>7-0</sub> | 10         | AND        | $Z_{7-0}(Z_8=0)$ | $Z_{F}$ |
| A <sub>7-0</sub> , B <sub>7-0</sub> | 11         | XOR        | $Z_{7-0}(Z_8=0)$ | $Z_{F}$ |

The trace file format for the design is as follows:

8-bit Adder/Subtractor (CLA)

8-bit AND Circuit

9

Select line(SS<sub>0</sub>)

## **BONUS Question(5marks):**

Design an 8-bit arithmetic circuit which should have:

- 1. 8-bit adder-subtractor unit (use CLA)
- 2. 8-bit AND logic function unit
- 3. 8-bit XOR logic function unit

| Inputs                              | Select<br>line(S <sub>1</sub> S <sub>0</sub> ) | Function   | Output                              |
|-------------------------------------|------------------------------------------------|------------|-------------------------------------|
| A <sub>7-0</sub> , B <sub>7-0</sub> | 00                                             | Adder      | Z <sub>8-0,</sub> X <sub>2-0</sub>  |
| A <sub>7-0</sub> , B <sub>7-0</sub> | 01                                             | Subtractor | Z <sub>8-0,</sub> X <sub>2-0</sub>  |
| A <sub>7-0</sub> , B <sub>7-0</sub> | 10                                             | AND        | Z <sub>8-0</sub> , X <sub>2-0</sub> |
| A <sub>7-0</sub> , B <sub>7-0</sub> | 11                                             | XOR        | Z <sub>8-0,</sub> X <sub>2-0</sub>  |



The input of the comparator is the output of the ALU designed in Q2. The output truth table of the comparator is shown below.

The trace file format for the design is as follows:

 $A_{7-0}B_{7-0}S_1S_0$   $Z_{8-0}X_{2-0}$ 

| Inputs                              | Condition                           | Output(X <sub>2-0</sub> ) |
|-------------------------------------|-------------------------------------|---------------------------|
| A <sub>7-0</sub> , B <sub>7-0</sub> | A <sub>7-0</sub> > B <sub>7-0</sub> | 100                       |
| A <sub>7-0</sub> , B <sub>7-0</sub> | A <sub>7-0</sub> < B <sub>7-0</sub> | 001                       |
| A <sub>7-0</sub> , B <sub>7-0</sub> | $A_{7-0} = B_{7-0}$                 | 010                       |