## Lab 3-Homework

## 10-02-2020 CS 254-Digital Logic Design Lab

The following digital circuits must be designed using VHDL, and simulated and tested using Quartus.

The design should be **Behavioural**.

- Q. Design a 4-bit arithmetic circuit which should have:
  - 1. 4-bit adder-subtractor similar to the homework
  - 2. 4-bit NAND logic function
  - 3. 2-bit multiplier same as the homework

| Inputs                              | Select line(S <sub>1</sub> S <sub>0</sub> ) | Function   | Output                        |
|-------------------------------------|---------------------------------------------|------------|-------------------------------|
| A <sub>3-0</sub> , B <sub>3-0</sub> | 00                                          | Adder      | Z <sub>4-0</sub>              |
| A <sub>3-0</sub> , B <sub>3-0</sub> | 01                                          | Subtractor | Z <sub>4-0</sub>              |
| A <sub>3-0</sub> , B <sub>3-0</sub> | 10                                          | NAND       | Z <sub>3-0</sub> (Rest zeros) |
| A <sub>1-0</sub> , B <sub>1-0</sub> | 11                                          | Multiplier | Z <sub>3-0</sub> (Rest zeros) |

