## Lab 4-Classwork Part 1

19-02-2020

CS 254-Digital Logic Design Lab

14:00-16:55

The following digital circuits must be designed using VHDL, and simulated and tested using Quartus.

Q1. (10marks) Design a 1x2 Demultiplexer and a 1x4 Demultiplexer.



| Input | S <sub>0</sub> | AB |
|-------|----------------|----|
| 0     | 0              | 00 |
| 1     | 0              | 01 |
| 0     | 1              | 00 |
| 1     | 1              | 10 |

| Input | S <sub>1</sub> | S <sub>0</sub> | ABCD |
|-------|----------------|----------------|------|
| 0     | 0              | 0              | 0000 |
| 1     | 0              | 0              | 0001 |
| 0     | 0              | 1              | 0000 |
| 1     | 0              | 1              | 0010 |
| 0     | 1              | 0              | 0000 |
| 1     | 1              | 0              | 0100 |
| 0     | 1              | 1              | 0000 |
| 1     | 1              | 1              | 1000 |

The trace file format for the design is as follows:

Input S<sub>0</sub> AB |

Input S<sub>1</sub>S<sub>0</sub> ABCD

Q2. (5marks) Design a 2x4 Decoder.

| l <sub>1</sub> | I <sub>0</sub> | Α | В | С | D |
|----------------|----------------|---|---|---|---|
| 0              | 0              | 1 | 1 | 1 | 0 |
| 0              | 1              | 1 | 1 | 0 | 1 |
| 1              | 0              | 1 | 0 | 1 | 1 |
| 1              | 1              | 0 | 1 | 1 | 1 |



The trace file format for the design is as follows:

 $I_1I_0$  ABCD

Q3. (5marks) Design a 4x2 Priority encoder.

| En | Α | В | С | D | <b>O</b> <sub>1</sub> | <b>O</b> <sub>0</sub> | V |
|----|---|---|---|---|-----------------------|-----------------------|---|
| 0  | Х | Х | Х | Х | Х                     | Х                     | 0 |
| 1  | 0 | 0 | 0 | 0 | Х                     | Х                     | 0 |
| 1  | 0 | 0 | 0 | 1 | 0                     | 0                     | 1 |
| 1  | 0 | 0 | 1 | Х | 0                     | 1                     | 1 |
| 1  | 0 | 1 | Х | Х | 1                     | 0                     | 1 |
| 1  | 1 | Х | Х | Х | 1                     | 1                     | 1 |



The trace file format for the design is as follows:

 $EnABCD \quad O_1O_0V$