## 02000CS202052101

В

9

10

11

|          | į                                                               | E   | /છે   | S. A.      | 12/  | (5)  |
|----------|-----------------------------------------------------------------|-----|-------|------------|------|------|
| Reg No.: | Name:                                                           | 40  | 14.87 | 1994       | 7    | ) P. |
|          | APJ ABDUL KAŁAM TECHNOLOGICAL UNIVERSI                          | ŢŸ  | (3)   |            | 火    |      |
|          | Fourth Semester B.Tech Degree (S, FE) Examination May 2023 (201 | Z/S | eha   | THE THE CL | أسكا |      |
|          | ·                                                               | "   | 133   | PUTHURU    |      | j'   |

Course Code: CS202 Course Name: COMPUTER ORGANISATION AND ARCHITECTURE (CS, IT) Max. Marks: 100 **Duration: 3 Hours** PART A Answer all questions, each carries 3 marks 1 With the help of an internal block diagram, explain the functions of 3 IR,PC,MAR and MDR. 2 Register R1 and R2 of a computer contain the values 1200 and 4600. Compute 3 the effective address of the memory operand in the following instructions 1.Add - (R1), R52.Store R5,30(R1,R2) 3.Load 20(R1),R5 3 Write the sequence of control signals to add the contents of register R1 to those 3 register R2 and store the result in register R3, at the execution phase. 4 Illustrate IEEE standard for single precision floating point numbers 3 **PART B** Answer any two questions, each carries 9 marks 5 a) What do you mean by byte addressability? What are the two types? 4 With the help of a block diagram write the sequence of operations required for 5 input and output operations Draw the block diagram of single-bus organization of datapath inside a 4 processor. b) Write the complete sequence of control signals for execution of the instruction 5 Add R2, R1 7 Draw the circuit arrangement and explain restoring division with an example 9 **PART C** Answer all question, each carries 3 marks 8 What is the difference between subroutine and Interrupt Service Routine 3

With the help of a block diagram, explain the working of a single SRAM cell

3

3

3

- Differentiate synchronous and asynchronous buses

Briefly explain memory hierarchy.

## 02000CS202052101

## PART D

|    |    | Answer any two questions, each carries 9 marks                                    |   |
|----|----|-----------------------------------------------------------------------------------|---|
| 12 | a) | Briefly explain the registers used in a DMA interface                             | 3 |
|    | b) | What do you mean by bus arbitration? Explain the two methods used                 | 6 |
| 13 |    | Explain the methods for handling multiple Interrupts                              | 9 |
| 14 | a) | What do you mean by locality of reference?                                        | 2 |
|    | b) | Explain different cache memory mapping techniques in detail                       | 7 |
|    |    | PART E                                                                            |   |
|    |    | Answer any four questions, each carries 10 marks                                  |   |
| 15 |    | Draw a labelled diagram and explain the bus system for four registers             |   |
| 16 | a) | Draw the bus organization of four processor registers and ALU through common bus. | 5 |
|    | b) | Design an adder/subtractor circuit with one selection variable s and two inputs A | 5 |
|    | -, | and B. When s=0 the circuit performs addition of inputs. When s=1 the circuit     | ر |
|    |    | performs subtraction.                                                             |   |
| 17 | a) | With the help of a simple diagram explain the design of a 8-bit ALU with a 4-bit  | 5 |
|    |    | status register                                                                   |   |
|    | b) | Design a 4-bit combinational logic shifter which performs transfer, shift right,  | 5 |
|    |    | shift left and transfer zeros. The circuit is constructed with 4 X1 multiplexers  |   |
|    |    | with two selection variables H1 and H0.                                           |   |
| 18 | a) | What do you mean by hardwired control?                                            | 2 |
|    | b) | With the help of a detailed diagram explain the hardwired control unit            | 8 |
|    |    | organization.                                                                     |   |
| 19 | a) | What is a Control Word?                                                           | 2 |
|    | b) | Draw and explain the microprogrammed cotrol unit                                  | 8 |
| 20 | a) | Briefly explain vertical and horizontal microinstructions                         | 4 |
|    | b) | Define the following terms associated with microprogrammed control unit:          | 6 |
|    |    | i). Microroutine                                                                  |   |
| -  |    | ii)Microinstruction                                                               |   |
|    |    | iii) Control Memory                                                               |   |
|    |    | iv)Micro Program Counter                                                          |   |