# ICD Project --- Smith-Waterman Algorithm with Multiple PEs

Due: 2022/06/17(Fri) 14:00

#### 1. Introduction

In this project, you are asked to finish the same algorithm as HW4 & HW5, but more complicated. The reference length and query length are larger, and you need to consider the performance of your design this time. The reference length is scaled up to 64, and the query length is scaled up to 48. You can use at most 16 PEs (processing elements, further introduction in 3. Function Description) in your design, which will improve your time cost.

## 2. Specification



| Name       | I/O    | Width | Description                                               |
|------------|--------|-------|-----------------------------------------------------------|
| clk        | input  | 1     | Clock signal. This design is positive-edge-triggered.     |
| reset      | input  | 1     | Active high asynchronous system reset signal.             |
| valid      | input  | 1     | If it is set to high, the transferred data_ref and        |
|            |        |       | data_query are valid                                      |
| data_ref   | input  | 2     | The data of reference sequence will be sent when          |
|            |        |       | <i>valid</i> is set to high. (0(A) 1(C) 2(G) 3(T))        |
| data_query | input  | 2     | The data of query sequence will be sent when <i>valid</i> |
|            |        |       | is set to high. (0(A) 1(C) 2(G) 3(T))                     |
| finish     | output | 1     | When <i>finish</i> is set to high, the testbench will     |
|            |        |       | examine the signal of max, pos_ref and pos_query          |
| max        | output | 8     | The highest score of SW algorithm. (H table)              |
| pos_ref    | output | 7     | The corresponding position on reference sequence of       |
|            |        |       | the highest score.                                        |
| pos_query  | output | 6     | The corresponding position on query sequence of the       |
|            |        |       | highest score.                                            |

# 3. Function Description



For the charts below, we show some selected time stamps for a multiple-PE design. White cells represent that the cells have not been processed yet, while green cells indicate that the cells have been processed. The blue cell is the active cell processed by the processing element (PE) at time T. Note that you can use at most 16 PEs in your design. (Showing with ref\_len = 16 / query\_len = 4 / 2 PEs as an example)



| T=16 |     |   |   |   |   |   |   |   |   |   |    |    |    |    |    |    |    |
|------|-----|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----|----|
|      | i=0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 |
| j=0  | Q\R | Α | С | G | Т | Т | G | С | Α | Α | Т  | С  | G  | Т  | Α  | G  | С  |
| 1    | С   |   |   |   |   |   |   |   |   |   |    |    |    |    |    |    |    |
| 2    | А   |   |   |   |   |   |   |   |   |   |    |    |    |    |    |    |    |
| 3    | Α   |   |   |   |   |   |   |   |   |   |    |    |    |    |    |    |    |
| 4    | Т   |   |   |   |   |   |   |   |   |   |    |    |    |    |    |    |    |
| T=17 |     |   |   |   |   |   |   |   |   |   |    |    |    |    |    |    |    |
|      | i=0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 |
| j=0  | Q\R | Α | С | G | Т | Т | G | С | Α | Α | Т  | С  | G  | Т  | Α  | G  | С  |
| 1    | С   |   |   |   |   |   |   |   |   |   |    |    |    |    |    |    |    |
| 2    | Α   |   |   |   |   |   |   |   |   |   |    |    |    |    |    |    |    |
| 3    | Α   |   |   |   |   |   |   |   |   |   |    |    |    |    |    |    |    |
| 4    | Т   |   |   |   |   |   |   |   |   |   |    |    |    |    |    |    |    |
| T=18 |     |   |   |   |   |   |   |   |   |   |    |    |    |    |    |    |    |
|      | i=0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 |
| j=0  | Q\R | Α | С | G | Т | Т | G | С | Α | Α | Т  | С  | G  | Т  | Α  | G  | С  |
| 1    | С   |   |   |   |   |   |   |   |   |   |    |    |    |    |    |    |    |
| 2    | Α   |   |   |   |   |   |   |   |   |   |    |    |    |    |    |    |    |
| 3    | Α   |   |   |   |   |   |   |   |   |   |    |    |    |    |    |    |    |
| 4    | Т   |   |   |   |   |   |   |   |   |   |    |    |    |    |    |    |    |
|      |     |   |   |   |   |   |   |   |   |   |    |    |    |    |    |    |    |
| T=32 |     |   |   |   |   |   |   |   |   |   |    |    |    |    |    |    |    |
|      | i=0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 |
| j=0  | Q\R | Α | С | G | Т | Т | G | С | Α | Α | Т  | С  | G  | Т  | Α  | G  | С  |
| 1    | С   |   |   |   |   |   |   |   |   |   |    |    |    |    |    |    |    |
| 2    | Α   |   |   |   |   |   |   |   |   |   |    |    |    |    |    |    |    |
| 3    | Α   |   |   |   |   |   |   |   |   |   |    |    |    |    |    |    |    |
| 4    | Т   |   |   |   |   |   |   |   |   |   |    |    |    |    |    |    |    |
| T=33 |     |   |   |   |   |   |   |   |   |   |    |    |    |    |    |    |    |
|      | i=0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 |
| j=0  | Q\R | Α | С | G | Т | Т | G | С | Α | Α | Т  | С  | G  | Т  | Α  | G  | С  |

С

A A

Т

2

3

4

#### 4. Files

| File Name              | Description                                              |
|------------------------|----------------------------------------------------------|
| tb.v                   | Testbench to test your design                            |
| SW.v                   | Design under test, don't change I/O interface of the     |
|                        | module                                                   |
| ./dat/ref.dat          | Test data as reference                                   |
| ./dat/query.dat        | Test data as query                                       |
| sythesis.tcl           | Design constraint file for synthesis. You can change the |
|                        | cycle time in this file to fit your own design.          |
| .synopsys_dc.setup     | Environment setting file for design compiler (DON'T      |
|                        | change)                                                  |
| tsmc13.v               | Process file for synthesis                               |
| ./layout/SW_APR.sdc    | Design constraint file for APR. You can change the cycle |
|                        | time in this file to fit your own design.                |
| ./layout/ & ./library/ | Files for APR (DON'T change)                             |
| ./syn/tsmc13_neg.v     | Process file for APR                                     |

## 5. RTL Simulation Scripts

One testbench is provided. The simulation command is as below:

```
ncverilog tb.v SW.v +define+tb1
```

If you want to export the waveform, you can use +define+FSDB or +define+VCD command with +access+r.

```
ncverilog tb.v SW.v +define+tb1+FSDB +access+r
ncverilog tb.v SW.v +define+tb1+VCD +access+r
```

# **6.** Synthesis Simulation Scripts

After synthesis, the simulation command is as below:

- ncverilog tb.v SW\_syn.v tsmc13.v +define+tb1+SDFSYN

  If you want to export the waveform, you can use +define+FSDB or

  +define+VCD command with +access+r.
  - ncverilog tb.v SW\_syn.v tsmc13.v
    +define+tb1+FSDB+SDFSYN +access+r
  - ncverilog tb.v SW\_syn.v tsmc13.v
    +define+tb1+VCD+SDFSYN +access+r

Noted that you can change the cycle time in testbench by yourself. The cycle time used in testbench must be equal or bigger than the value used in .tcl file during synthesis.

## 7. APR Simulation Scripts

After APR, the simulation command is as below:

- ncverilog tb.v SW\_APR.v -v ./syn/tsmc13\_neg.v +define+tb1+SDFAPR +ncmaxdelays

If you want to export the waveform, you can use +define+FSDB or +define+VCD command with +access+r.

- ncverilog tb.v SW\_APR.v -v ./syn/tsmc13\_neg.v +define+tb1+FSDB+SDFAPR +ncmaxdelays +access+r
- ncverilog tb.v SW\_APR.v -v ./syn/tsmc13\_neg.v +define+tb1+VCD+SDFAPR +ncmaxdelays +access+r

Noted that you can change the cycle time in testbench by yourself. The cycle time used in testbench must be equal or bigger than the value used in .sdc file during APR.

If there are some errors about ANTENNA during simulation, you can comment the line with ANTENNA in SW APR. v to pass the simulation.

#### 8. Simulation Results

If all the results are correct, you will see a Snorlax.

## 9. Homework Requirements

- a. Pass 2 testbench of RTL simulation (30%)
- b. Pass 2 testbench of gate level simulation (with no latches) (20%)
- c. Pass 2 testbench + 1 hidden testbench of APR simulation (10%)
  - (1) With no error after verify geometry
  - (2) Power ring: width = 2, ring number  $\geq 2$
  - (3) Power stripe: width = 1, stripe number  $\geq 1$
- d. Report (10%)

If you don't pass requirement c, the score will be determined by completeness of your report; else, you can only write a simple report as you've done in HW5 to get the full report score.

e. APR performance passing testbench 1 (30%)

```
Cost = Area * Timing^2 (um^2 * ns^2)
```

(A design with a lower cost is considered a better design.)

Area = Total area of Core in summaryReport.rpt

Timing = Runtime of testbench 1 (for example: 315 ns)

### Simulation complete via \$finish(1) at time 315 NS + 0

The final score is according to your ranking:

1<sup>st</sup> place to 6<sup>th</sup> place: 30, 28, 26, 24, 22, 20 points

7<sup>th</sup> place to the last place: 19, 18, 17, 16, ... (and so on)

f. Compress the files to FINAL\_bXX901XXX\_bXX901XXX.zip and submit it.

```
FINAL_bXX901XXX_bXX901XXX.zip/
FINAL bXX901XXX bXX901XXX/
```

- SW.v
- SW syn.v
- SW syn.sdf
- SW syn.ddc
- SW timing.txt
- SW area.txt
- SW power.txt
- SW APR.v
- SW APR.sdf
- summaryReport.rpt
- bXX901XXX bXX901XXX report.pdf

## 10.Deadline

Please submit the .zip file to Ceiba before 2022/06/17 (Fri) 14:00.

If there is any problem, feel free to contact TAs by emails. Do not forget to add [積體電路設計] in your email title.

## For Verilog problems:

林奕憲 <u>d06943006@ntu.edu.tw</u>

葉陽明 <u>d05943006@ntu.edu.tw</u>

#### For algorithm problems:

黄士豪 <u>r10943004@ntu.edu.tw</u>

沈哲瑋 <u>r10943013@ntu.edu.tw</u>