# Final Exam S3 Computer Architecture

Duration: 1 hr 30 min.

## Exercise 1 (9 points)

In this exercise, you should write three subroutines that copy some bytes from a memory location to another memory location. None of the data and address registers should be modified when the subroutine returns. Each of the subroutines has the following inputs:

Inputs: A1.L points to the source memory location.

A2.L points to the destination memory location.

**D0.L** holds the number of bytes to copy (unsigned integer).

#### Each subroutine can be written independently.

- 1. Write the **CopyInc** subroutine that copies data by starting with the first byte and that increments the addresses (see the <u>example below</u>). We assume that when **CopyInc** is called:
  - The **D0** register is not null.
  - The A1 and A2 registers are not equal.
- 2. Write the **CopyDec** subroutine that copies data by starting with the last byte and that decrements the addresses (see <u>example below</u>). We assume that when **CopyDec** is called:
  - The **D0** register is not null.
  - The A1 and A2 registers are not equal.
- 3. Write the Copy subroutine that calls CopyInc if the destination address is smaller than the source address or that calls CopyDec if the destination address is greater than the source address. We assume that when Copy is called:
  - The **D0** register can be null. If so, no bytes are copied.
  - The A1 and A2 registers can be equal. If so, no bytes are copied.

| Example for $A1 = $1000$ , $A2 = $2000$ and $D0 = 3$ .                            |                     |  |  |  |  |  |  |  |  |
|-----------------------------------------------------------------------------------|---------------------|--|--|--|--|--|--|--|--|
| CopyInc: $(\$1000) \rightarrow (\$2000)$ CopyDec: $(\$1002) \rightarrow (\$2002)$ |                     |  |  |  |  |  |  |  |  |
| (\$1001) → (\$2001)                                                               | (\$1001) → (\$2001) |  |  |  |  |  |  |  |  |
| (\$1002) → (\$2002)                                                               | (\$1000) → (\$2000) |  |  |  |  |  |  |  |  |

Final Exam S3

## Exercise 2 (4 points)

Complete the table shown on the <u>answer sheet</u>. Write down the new values of the registers (except the **PC**) and memory that are modified by the instructions. <u>Use the hexadecimal representation</u>. <u>Memory and registers are reset to their initial values for each instruction</u>.

## Exercise 3 (3 points)

Determine the missing number for each addition below in order to match the given flags (use the hexadecimal representation). If multiple answers are possible, choose the smallest one. Answer on the <u>answer sheet</u>.

```
1. 8-bit addition: \$7F + \$? with N = 1, Z = 0, V = 1, C = 0
2. 16-bit addition: \$98BD + \$? with N = 0, Z = 1, V = 0, C = 1
3. 32-bit addition: \$98BD + \$? with N = 1, Z = 0, V = 0, C = 0
```

## Exercise 4 (4 points)

Let us consider the four following programs:

```
Prog1
             tst.b
                     d5
                     quit1
             beq
             moveq.l #2,d1
quit1
Prog2
                     d5
             tst.w
             bol
                     quit2
             moveq.l #2,d2
quit2
Prog3
                     #100.d7
             move.w
CqooJ
             addq.l
                     #1,d3
                     d7,loop3
             dbra
                                  ; DBRA = DBF (DBcc with cc = F)
Prog4
             move.l
                     #1000.d0
                     #1,d4
loop4
             addq.l
             addi.l
                     #10,d0
             cmpi.l
                     #2000,d0
             bne
                     loop4
```

Final Exam S3 2/7

### Computer Architecture – EPITA – S3 – 2015/2016

- · Each program is independent.
- The initial values are identical for each program.
- Initial values:
  - D1 = \$00000001
  - D2 = \$00000001
  - D3 = \$000000000
  - $\mathbf{D4} = \$000000000$
  - D5 = \$0067A200

#### Answer on the answer sheet.

- 1. What will the value of D1 be after the execution of Prog1?
- 2. What will the value of **D2** be after the execution of **Prog2**?
- 3. What will the value of D3 be after the execution of Prog3?
- 4. What will the value of **D4** be after the execution of **Prog4**?

Final Exam S3 3/7

Final Exam S3 4/7

|                   |          | K Quic                 |                |                |                |          |                 |                |          | •              |        | ~        | •            | m/EAS                 |                |                                                   | t © 2004-2007 By: Chuck Kelly                                          |
|-------------------|----------|------------------------|----------------|----------------|----------------|----------|-----------------|----------------|----------|----------------|--------|----------|--------------|-----------------------|----------------|---------------------------------------------------|------------------------------------------------------------------------|
| Opcode            |          | <del></del>            | CCR            | _              | _              |          | Addres<br>(An)+ | Z=2 Z<br>(nA)- |          |                |        |          |              | placemen<br>(i.PC.Rn) |                | Operation                                         | Description                                                            |
| ABCO              | BWL<br>B | s,d<br>Dy,Ox           | *[]*[]*        | -              | Ası            | USID     | (HIIIT          | (AII)          | (LAH)    | (ryerre)       | 805.0  | 682.L    | (i.ru)       | (LFG.BB)              | #)(            | Dvn + Dxn + X → Dxn                               | Add BCD source and eXtend bit to                                       |
| KOPÜ              | a        | -(Ay),-(Ax)            | 0.0            | e              | _              | -        | [               | e              | -        | _              | 1      |          | •            | _                     | -              | -1                                                | destination, OCO result                                                |
| ADD 4             | BWL      | s,Dn                   | ****           | e              | 5              | <u> </u> | <u> </u>        | S              | S        | s              | 5      | 5        |              |                       | 5,             | s + Dn -> Dn                                      | Add binary (ADDI or ADDO is used when                                  |
| RUD               | DIEF     | On.d                   |                | 6              | ďŧ             | g<br>g   | q<br>s          | ď              | q        | đ              | ď      | q        | 8            | s                     | -              | Du + q → q                                        | source is #n. Prevent ADDO with #n.L)                                  |
| ADDA <sup>4</sup> | WL       | s,An                   |                | 5              | e              | \$       | s               | s              | s        | 2              | S      | 2        | 5            | s                     | s              | s + An → An                                       | Add address (.W sign-extended to .L)                                   |
| VODY,             |          | #n,d                   | ****           | d              | -              | d        | ď               | d              | ď        | - d            | d      | q        | -            | -                     | _              | #n+d -> d                                         | Add immediate to destination                                           |
| ADDQ 4            | BWL      | #n.d                   | ****           | i d            | d              | ä        | ď               | ď              |          | d              | -      | d        | _            | <del></del>           | -              | #n+d→d                                            | Add quick immediate (#n range: I to B)                                 |
| ADDX              |          | Dy.Dx                  | ****           | e              | -              | -        |                 | -              |          | -              | -      |          | -            |                       | -              | $Dy + Dx + X \rightarrow Dx$                      | Add source and extend bit to destination                               |
| VODY              | DILL     | -(Ay)(Ax)              |                | -              | _              | -        | -               | е              | -        | _              | _      | _        | -            | _                     |                | $-(Av) + -(Ax) + X \rightarrow -(Ax)$             | Nuo audi de sila enteno dit to destilistion                            |
| ANO 4             | BWI      | s.On                   | -**00          | 6              | -              | s        | 5               |                | <u>s</u> | s              | \$     |          |              | <u>s</u>              | 2 t            | s AND Dn → Dn                                     | Logical ANO source to destination                                      |
|                   |          | Dn.d                   | ]              | E              | -              | ď        | ď               | d              | d        | d              | d      | d        | -            | -                     | -              | On AND d → d                                      | (AND) is used when source is #n)                                       |
| ANDI 4            | BWL      | #n.d                   | -**00          | ď              | <u> </u> -     | d        | ď               | d              | d        | d              | d      | ď        | -            |                       | 5              | #n AND d → d                                      | Logical AND immediate to destination                                   |
| AHOL*             | В        | #n,CCR                 | 11 20 20 00 TB | -              | -              | -        | -               | -              | -        | -              | -      | -        | -            | -                     | 2              | #n AND CCR → CCR                                  | Logical AND immediate to CCR                                           |
| ANDI <sup>4</sup> | W        | #n,SR                  | 25332          | -              | -              | -        |                 |                |          | •              | -      |          |              | -                     | 5              | #n ANO SR → SR                                    | Logical AND immediate to SR (Privileged)                               |
| ASL               | BWL      | Dx.Dy                  | ****           | B              | -              | -        | -               | -              | -        | -              | -      | -        | -            | -                     | -              | X - 0                                             | Arithmetic shift Dy by Dx bits left/right                              |
| ASR               |          | #n.Dy                  |                | đ              | -              | -        | -               | -              | -        | -              | -      | -        | -            | -                     | S              |                                                   | Arithmetic shift Dy #n bits L/R (#n:1 to 8)                            |
|                   | W        | d                      |                | -              | -              | d        | d               | đ              | ď        | d              | d      | đ        | -            |                       |                | <b>□</b>                                          | Arithmetic shift ds I bit left/right (.W only)                         |
| Всс               | BM3      | address²               |                | -              | -              | -        | -               | -              | -        | -              | -      | -        | -            | -                     | -              | if cc true then                                   | Brench conditionally (cc table on back)                                |
|                   |          |                        |                |                |                |          |                 |                |          |                |        |          |              |                       |                | address → PC                                      | (B or 16-bit ± offset to address)                                      |
| BCKG              | 8 L      | On,d                   |                | E              | -              | d        | d               | ď              | 4        | q              | d      | d        | -            | -                     | -              | NOT(bit number of d) $\rightarrow$ Z              | Set Z with state of specified bit in d then                            |
|                   |          | #n,d                   |                | ď              | -              | d        | d               | đ              | ď        | q              | d      | d        | -            | -                     | S              | $NOT(bit n of d) \rightarrow bit n of d$          | invert the bit in d                                                    |
| BCLR              | BL       | On,d                   |                | 8              | -              | ď        | d               | d              | q        | d              | d      | d        | -            | -                     | -              | NOT(bit number of d) $\rightarrow$ Z              | Set Z with state of specified bit in d then                            |
|                   |          | #n,d                   |                | ď              | -              | ď        | ď               | d              | d        | d              | ď      | d        | •            | -                     | _              | 0 → bit number of d                               | clear the bit in d                                                     |
| BRA               | 8M3      | address                |                | _              |                | <u> </u> |                 |                | -        | -              | -      | -        | -            | •                     | •              | address → PC                                      | Branch always (8 or 16-bit ± offset to addr                            |
| BSET              | 8 L      | On d                   | *              | E,             | -              | ď        | d               | đ              | d        | ď              | d      | q        | -            | -                     | -              | NOT(bit n of d) $\rightarrow$ Z                   | Set Z with state of specified bit in d then                            |
| 75-21-29          |          | #n,d                   |                | ď              | -              | ď        | d               | ď              | 4        | ď              | q      | d        | -            | -                     | \$             | l → bit n of d                                    | set the bit in d                                                       |
| BSR               | BM3      | address2               |                | <u> -</u>      | -              | <u> </u> | -               | •              | •        | •              | •      | •        | •            | -                     | -              | $PC \rightarrow -(SP)$ ; address $\rightarrow PC$ | Branch to subroutine (8 or 16-bit ± offset)                            |
| BIST              | B L      | On d                   | *              | e              | -              | ď        | d               | ď              | ď        | d              | ď      | ď        | ρ.           | d .                   | -              | NOT( bit On of d ) $\rightarrow$ Z                | Set Z with state of specified bit in d                                 |
| 0)1//             | <u></u>  | #n.d                   |                | ď              | -              | ď        | d               | ď              | d        | d              | ď      | d        | d            | ď                     | 3              | NOT(bit #n of d ) → Z                             | Leave the bit in d unchanged                                           |
| CHK               | W        | \$.On                  | -*000          | 6              | _              | 2        | S               | S              | 2        | 2              | S      | 2        | S            | 2                     | \$             | if On <o on="" or="">s then IRAP</o>              | Compare Do with D and upper bound (s)                                  |
| CLR 4             | BWL      | ď                      | -0100          | ď              | -              | d        | ď               | ď              | д        | d              | d      | d        |              |                       | -              | D → d                                             | Clear destination to zero                                              |
| CMP 4             | BWL      | s,On                   | -***           | £              | s <sup>1</sup> | 3        | 2               | 2              | S        | S              | S      | \$       | 2            | S                     | 5              | set CCR with Dn - s                               | Compare On to source                                                   |
| CMPA 4            | WL       | s.An                   | -***           | S              | 8              | 2        | 5               | S              | 2        | 2              | Š      | 2        | 2            | 8                     | 2              | set CCR with An - s                               | Compare An to source                                                   |
| CMPH 4            | BWL      | #n,d                   | ***            | ď              | ļ٠             | 4        | d               | ď              | d        | <u>d</u>       | q      | <u>d</u> | -            | -                     | 5              | set CCR with d - #n<br>set CCR with (Ax) - (Ay)   | Compare destination to #n<br>Compare (Ax) to (Ay); Increment Ax and Ay |
| DACE              | M        | (Ay)+(Ax)+             |                | <u> </u>       | ۲              | <u> </u> | <u>e</u>        | <u> </u>       | -        | <u> </u>       | -      | -        | -            | -                     | <u> </u>       | if cc false then { Dn-1 → Dn                      | Test condition, decrement and branch                                   |
| DOCC              | VI       | On addres <sup>2</sup> |                | -              | -              | -        | `               | i -            | -        | -              | -      | -        | •            | _                     | -              | if On ⇔ -1 then addr →PC )                        | (16-bit ± offset to address)                                           |
| OIVS              | VI       | s,On                   | -+++0          | <del>  _</del> | ├              |          | <u> </u>        | -              | -        |                | _      | -        | -            |                       | s              | ±32bit On / ±16bit s → ±On                        | On= (16-bit remainder, 16-bit quotient )                               |
| DIYU              | W        | s.On                   | ~***0          | 8              | F              | 2        | 2               | \$             | S        | 2              | 2      | 2        | S<br>S       | s                     | 5              | 32bit Dn / lGbit s → Dn                           | Dn= [ 16-bit remainder, 16-bit quotient ]                              |
| EOR *             | BWL      | On.d                   | -**00          | 6              | <del> </del> - | 7        | 4               | - d            | d        | d<br>d         | 9<br>2 | ì        |              |                       | 5,             | On XOR d → d                                      | Logical exclusive CR On to destination                                 |
| EORI *            |          | #n,d                   | -**00          | d              | F              | ď        | d               | d              | q<br>n   | d              | d      | d        |              | -                     | S              | #n XOR d → d                                      | Logical exclusive OR #n to destination                                 |
| EORI 4            | B        | #n,CCR                 | 22222          | -              | ŀ              | -        | <u>u</u>        | -              | <u> </u> |                | - u    | <u> </u> | -            | -                     | S              | #n XOR CCR → CCR                                  | Logical exclusive OR #n to CCR                                         |
| EORI              | W        | #n,SR                  | SESPE          | -              | +-             | -        | <u> </u>        |                | -        | <del>-</del> - | -      |          |              | -                     | 5              | #n XDR SR → SR                                    | Logical exclusive OR #n to SR (Privileged)                             |
| EXG               | 1        | Rx,Ry                  |                | e              | e              | Ė        | -               | <u> </u>       | <u> </u> | <u> </u>       | -      | -        | -            | -                     | -              | register $\leftarrow \rightarrow$ register        | Exchange registers (32-bit only)                                       |
| EXT               | WI       | Dn Dn                  | -**00          | 1              | <u>-</u>       |          | <del></del>     | <del>-</del>   | -        | <del>-</del>   | -      | <u> </u> | <del>-</del> | <u> </u>              | -              | On B -> On W   On W -> On L                       | Sign extend (change .B to .W or .W to .L)                              |
| ILLEGAL           | 171      |                        |                | -              | -              | -        | +               | -              | -        | <u> </u>       |        | <u> </u> | -            | -                     | H              | PE→-(SSP); SR→-(SSP)                              | Generate Megal Instruction exception                                   |
| JMP               | $\vdash$ | d                      |                | -              | -              | d        | -               | <del>ا</del>   | <u>d</u> | d              | ď      | ď        | d            | d                     | <u> </u>       | 14 → 10                                           | Jump to effective address of destination                               |
| JSR               | $\vdash$ | d                      |                | H              | <del>Ľ</del>   | 1        | -               | -              | 4        | ď              | ď      | q        | d            | d                     | -              | $PC \rightarrow -(SP); \uparrow d \rightarrow PC$ | push PC, jump to subroutine at address d                               |
| LEA               |          | s,An                   |                | ┼-             | +-             |          | <del>  -</del>  | <del> </del>   |          |                |        |          |              | ļ                     | <u> </u>       | PG → (SP); 10 → PG<br>  Ts → An                   | Load effective address of s to An                                      |
| LINK              | L        | s,an<br>An,#n          |                | ŀ              | 8              | 5        | -               | -              | 2        |                | 2      | 5        | \$           | 5                     | -              | $An \rightarrow -(SP)$ ; $SP \rightarrow An$ ;    | Create local workspace on stack                                        |
| LIBA              |          | AU3tU                  |                | 1              | -              | -        |                 | •              | -        | •              | -      | Ι,       | •            | '                     | •              | SP + #n → SP                                      | (negative n to allocate space)                                         |
| LSL               | Dmi      | Ox.Oy                  | ***0*          | -              | +              | -        | -               | -              |          | -              |        | -        |              | -                     | $\vdash$       |                                                   | Logical shift Dy. Dx bits left/right                                   |
| LSR               | UIFE     | #n,Dy                  | •              | q              |                | [ -      | ]               | ٦              | ] [      |                | [      |          | -            | [                     |                |                                                   | Logical shift Dy, #n bits L/R (#n:1 to 8)                              |
| LUN               | W        | d d                    |                | "              |                | ď        | ď               | ď              | ď        | 4              | d      | d d      | [            | ]                     | S              | 0 - C                                             | Lagical shift d l bit left/right (.W only)                             |
| MOYE 4            | BWL      |                        | -**00          | -<br>E         | s <sup>3</sup> | 8        | ė.              | 6              | e<br>e   | 9              | e      | 9        | -<br>5       | <u>-</u>              | s <sup>5</sup> | s → d                                             | Move data from source to destination                                   |
| MOVE              | M        | s,ccr                  | Entine S       | 2              | a              | S        | S               | 2              | 2        | 2              | 2      | 8        | \$           | s                     | S              | s → CCR                                           | Move source to Condition Code Register                                 |
| MOYE              | W        | s,SR                   | SEEMS          | 8              | ╁              | 5        |                 | 2              |          |                |        | S        |              | <del> </del>          | 2              | s → SR                                            | Move source to Status Register (Privileged)                            |
| MOYE              | W        | 316,2<br>b,32          |                | g<br>g         | -              | _ q      | 2               | q 2            | g g      | g              | g g    | g<br>d   | 2            | S                     | 2              | SR → d                                            | Move Status Register to destination                                    |
| MOYE              |          | USP An                 |                | -              | d              | -        | -               | -              | -        | -              | -      | -        | -            | -                     | H              | Jor → a<br>USP → An                               | Move User Stock Pointer to An (Privileged)                             |
| RUTE              | "        | An,USP                 |                |                | S              | Ľ        | 1 -             | [              | [        | [              | ]      | [        | [            | [                     |                | An → USP                                          | Move An to User Stack Pointer (Privileged)                             |
| <b></b>           | RWI      |                        | XNZVC          | In.            |                | 1603     | (101-           | (An)           | (i An)   | (ida Da)       | phe W  | she I    | npm          | (OP DA)               | # c            |                                                   | From Mi to open orders to mitter for regularing                        |
| L                 | BMT      | b,a                    | XNZVC          | Un             | An             | (An)     | (An)+           | -(An)          | (i,An)   | (i.An,Rn)      | abs.W  | abs.l    | j (i.PE)     | (i.PC.Rh)             | #n             |                                                   | 1                                                                      |

| Opcode | Size | Operand     | CCR                                    | П        | Effe      | ctive          | Addres | S S=S | nirce.   | d=destina      | linn, e | eithe=                                       | r. í=dis    | alacemen  | i        | Operation                                                         | Description                                     |
|--------|------|-------------|----------------------------------------|----------|-----------|----------------|--------|-------|----------|----------------|---------|----------------------------------------------|-------------|-----------|----------|-------------------------------------------------------------------|-------------------------------------------------|
|        | BWL  | s.d         | XNZVC                                  | On       |           |                |        | -(An) |          | (iAn.Rn)       |         |                                              | (i.PC)      | (i.PC.Rn) |          |                                                                   | a base iption                                   |
| MOVEA* | WL   | s,An        |                                        | s        | Е         | s              | s      | s     | 8        | 2              | s       | \$                                           | 2           | 2         |          | s → An                                                            | Move source to An (MOVE s.An use MOVEA)         |
| MOAEM  |      | Rn-Rn,d     |                                        | 1-       |           | d              |        | d     | ď        | d              | d       | d                                            | -           | -         | -        | Registers → d                                                     | Move specified registers to/from memory         |
|        |      | s,Rn-Rn     |                                        | -        | -         | s              | Ė      | -     | 8        | S              | 8       | S                                            | s           | s         | _        | s → Registers                                                     | (.Y source is sign-extended to .L for Rn)       |
| MOVEP  | WL   | On (i, An)  |                                        | s        | -         | <del> </del> - | -      | -     | ď        | -              | -       | -                                            | i i         | -         | -        | On → (i,An)(i+2,An)(i+4,A,                                        | Move On to/Irom alternate memory bytes          |
|        | l    | (i,An),Dn   |                                        | ď        | -         | ١.             | ١.     | -     | s        | - 1            | -       |                                              | _           | - !       | _        | (i,An) → Dn(i+2,An)(i+4,A,                                        |                                                 |
| MOYEQ* | I    | #n.Dn       | -**00                                  | ď        | -         | -              | -      | -     | ÷        | -              | -       | -                                            | -           |           | 5        | #n → Dn                                                           | Move sign extended 8-bit #n to On               |
| MULS   | W    | s.On        | -**00                                  | е        | _         | s              | 5      | 5     | 5        | s              | s       | Ś                                            | S           | 8         |          | ±16bit s * ±16bit On → ±On                                        | Multiply signed 16-bit; result: signed 32-bit   |
| MULU   | W    | s.Dn        | -**00                                  | -<br>E   | _         | s              | s      | s     | 2        | 5              | 2       | S                                            | S           | s         |          | 16bit s * 16bit On → On                                           | Multiply unsig'd 16-bit: result: unsig'd 32-bit |
| NBCO   | B    | d           | *U*U*                                  | ď        |           | d              | d      | ď     | ď        | _ <del>_</del> | -d      | ď                                            | -           |           | -        | 0 - d <sub>0</sub> - X → d                                        | Negate BCD with extend, BCD result              |
| NEG    | BWL  | d           | ****                                   | d        | _         | d              | d      | d     |          | <u>д</u>       | d       | d                                            |             |           |          | D-q→q                                                             | Regate destination (2's complement)             |
| NEGX   | BWL  |             | ****                                   | ď        |           | ä              | ď      | d     | d        | d              | d       | d                                            |             | _         |          | D-d-X→q                                                           | Regate destination with extend                  |
| NOP    | 2111 | <u> </u>    | ~~~~                                   | <u>ٿ</u> | -         | -              | -      |       |          |                | - u     | -                                            |             | -         |          | None                                                              | No overation occurs                             |
| NDT    | BWL  | d           | ~**00                                  | d        | Н         | ď              | d      | ď     | d        | d              | Ь       | ď                                            |             | -         |          | NOT(d) → d                                                        | Logical NDT destination (I's complement)        |
| OR 4   | BWL  |             | -**00                                  | e<br>e   | -         | S              | S      | S     | <u>u</u> | u<br>S         | 2       | S                                            | s           |           |          | s OR On → On                                                      | Logical AR                                      |
| l un   | DIFE | Ond         | "                                      | ė        |           | d              | d      | ď     | ď        | d              | ď       | ď                                            | S           | 2         |          | s uk un → un<br>On OR d → d                                       | <b>3</b>                                        |
| ORI    | BWL  | #n.d        | **00                                   | 1        | -         | d<br>u         | d      | d     | ď        | ď              | ď       |                                              | -           |           |          |                                                                   | (ORI is used when source is #n)                 |
| ORI    | BILL | #n.CCR      | mm mm m                                | 0        | -         | - 0            |        | -     |          |                |         | d                                            |             | -         |          | #n OR d → d                                                       | Logical OR #n to destination                    |
|        |      |             | ************************************** | Ŀ        | -         | lacksquare     | -      |       | -        | -              | -       | -                                            | -           | -         |          | #n OR CCR → CCR                                                   | Logical OR #a to CCR                            |
| DRI"   | W    | #n,SR       |                                        | -        | -         | •              |        | -     | -        | -              | -       | <u>.                                    </u> | -           |           |          | #n DR SR → SR                                                     | Logical OR #n to SR (Privileged)                |
| PEA    | L    | s           |                                        | -        | -         | 2              | -      | -     | S        | 2              | 3       | S                                            | \$          | s         |          | ↑s → -(SP)                                                        | Push effective address of s onto stack          |
| RESET  |      |             |                                        | -        |           |                | -      |       | -        | -              |         | -                                            | -           | -         | -        | Assert RESET Line                                                 | Issue a hardware RESET (Privileged)             |
| ROL    | BMF  | Ox.Oy       | ~**0*                                  | е        | -         | •              | -      | -     | -        | -              | -       | -                                            | -           | -         | -        | r                                                                 | Rotate Dy, Ox bits left/right (without X)       |
| ROR    |      | #n.Dy       |                                        | đ        | -         | -              | -      | -     | -        | -              | -       | -                                            | -           | -         | s        |                                                                   | Rotate Dy, #n bits left/right (#n: 1 to 8)      |
|        | W    | d           |                                        | -        | -         | d              | ď      | d     | d        | d              | d       | d                                            |             | +         | -        |                                                                   | Rotate d I-bit left/right (.W only)             |
| ROXL   | BWL  | Dx,Dy       | ***0*                                  | 9        | -         | •              |        | -     | -        | -              | -       | -                                            | -           | -         | -        | C-X                                                               | Rotate Dy, Dx bits 1/R, X used then updated     |
| ROXR   |      | #n,Dy       |                                        | đ        | -         |                | •      | -     | -        | -              | -       |                                              | -           | -         | s        | X T                                                               | Rotate Dy, #n bits left/right (#n; l to 8)      |
|        | VI   | d           |                                        | •        | •         | d              | ď      | ď     | ď        | d              | d       | d                                            | -           |           | ·        |                                                                   | Rotate destination I-bit left/right (.W only)   |
| RTE    |      |             | SSMEN                                  | -        | -         | •              |        | -     |          |                | -       | •                                            | -           | -         | -        | $(SP) + \rightarrow SR; (SP) + \rightarrow PC$                    | Return from exception (Privileged)              |
| RTR    |      |             | Hung                                   | -        | -         | -              | -      | -     | -        | -              |         | -                                            |             | -         | -        | $(SP) \leftarrow \rightarrow CCR, (SP) \leftarrow \rightarrow PC$ | Return from subroutine and restore CCR          |
| RIS    |      |             |                                        | •        | ٠         | -              | -      | -     | •        | -              | -       | -                                            | ,           | -         | •        | (SP)+ → PC                                                        | Return from subroutine                          |
| 20C0   | 8    | Dy,Dx       | *U*U*                                  | е        | -         | -              | -      | -     | -        | -              | -       | •                                            | ,           | -         | -        | $Dx_{10} - Dy_{10} - X \rightarrow Dx_{10}$                       | Subtract BCD source and extend bit from         |
| L      |      | -(Ay),-(Ax) |                                        | -        | -         | -              | -      | Ē     | -        | -              |         | -                                            | -           | -         | -        | $_{01}(xh)$ - $\leftarrow X{01}(yh)$ - $_{10}(xh)$ -              | destination, BCD result                         |
| Scc    | В    | d           |                                        | ď        | -         | ď              | q      | d     | q        | đ              | 4       | ď                                            | ı           | -         | -        | If cc is true then I's → d                                        | If cc true then d.B = 11111111                  |
|        |      |             |                                        |          |           |                |        |       |          |                |         |                                              |             |           |          | else O's → d                                                      | else d.B = 00000000                             |
| 2106   |      | #n          | SERSE                                  | -        | -         | -              | -      | -     | -        | -              | -       | -                                            | -           | -         | s        | #n → SR; STOP                                                     | Move #n to SR, stop processor (Privileged)      |
| SUB 1  | BWL  | s,Dn        | ****                                   | E        | 5         | 5              | s      | 2     | 5        | 5              | s       | s                                            | s           | 2         |          | On - s → On                                                       | Subtract binary (SUB) or SUBQ used when         |
|        |      | On.d        |                                        | е        | ď         | d              | d      | ď     | d        | đ              | d       | d İ                                          |             | -         | -        | d - Dn → d                                                        | source is #n. Prevent SUBD with #n.L)           |
| SUBA 4 | WL   | s,An        |                                        | Š        | e         | 5              | S      | 2     | S        | s              | S       | S                                            | S           | S         | 2        | An - s → An                                                       | Subtract address (.W sign-extended to .L)       |
| SU81 4 | BWL  | #n,d        | ****                                   | d        | -         | d              | d      | d     | ď        | đ              | d       | d                                            |             |           |          | d - #n → d                                                        | Subtract immediate from destination             |
| SUBO * |      | #n,d        | ****                                   | ď        | d         | Ъ              | d      | d     | Ŧ        | d              | 1       | d                                            | -           | -         |          | d - #n → d                                                        | Subtract quick immediate (#n range: 1 to 8)     |
| SUBX   |      | Dy.Dx       | ****                                   | g        | -         | Ť              |        |       | -        | -              | -       |                                              |             | -         |          | Dx - Dy - X → Dx                                                  | Subtract source and extend bit from             |
|        |      | -(Ay),-(Ax) |                                        |          |           | _              | _      | 9     |          | _ ]            | - 1     | .                                            | -           | .         |          | $-(Ax)(Ay) - X \rightarrow -(Ax)$                                 | destination                                     |
| SWAP   | W    | Dn Dn       | -**00                                  | 7        | -         | -              | -      | -     |          | -              | -       |                                              | -           |           | _        | bits[31:16] $\leftarrow \rightarrow$ bits[15:0]                   | Exchange the 16-bit halves of On                |
| TAS    | R    | d           | ~**00                                  | ď        | _         | d              | ď      | d     | ď        | d              | d       | d                                            | -           | -         |          |                                                                   | N and Z set to reflect d, bit 7 of d set to f   |
| TRAP   |      | #n          | ~~~~                                   | <u> </u> | -         | -              | - u    | u     | - u      | - u            |         |                                              |             | -         |          | PC →-(SSP);SR →-(SSP);                                            |                                                 |
| IRBE   |      | 1711        |                                        | -        | 1         | -              | -      | -     | - 1      | - 1            | -       | -                                            | -           | •         | S        |                                                                   | Push PC and SR, PC set by vector table #n       |
| TRAPV  |      |             | ~~~~                                   |          | $\exists$ | _              | -      |       |          |                |         | _                                            |             |           | $\dashv$ | (vector table entry) → PC                                         | (#n range: 0 to 15)                             |
| IST    | BWL  | d           | -**00                                  | -<br>H   | -         | I              |        |       |          |                |         |                                              | -           | -         |          | If V then TRAP #7                                                 | If overflow, execute an Overflow TRAP           |
| THICK  | ONL  |             |                                        | ũ        |           | d              | d      | d     | d        | ď              | ď       | d                                            | -           | -         |          | test d → CCR                                                      | N and Z set to reflect destination              |
| IUMLK  | nun  | Ån .        | VNITUG                                 |          | 4         | - 15.3         | -      | -     |          |                | -       | -                                            | -<br>2 (10) | - 1.00.0  |          | $An \rightarrow SP$ ; $(SP)+ \rightarrow An$                      | Remove local workspace from stack               |
|        | BWL  | s,d         | XNZVC                                  | On       | nA        | (An)           | (An)+  | -(An) | (i,An)   | (i.An Rn)      | abs.W   | abs.l                                        | (i.PC)      | (i.PC.Rn) | #n       |                                                                   | <u> </u>                                        |

| Condition Tests (+ OR, 1 NOT, 🏶 XOR; " Unsigned, " Alternate cc ) |                |          |    |                  |                |  |  |  |  |  |  |
|-------------------------------------------------------------------|----------------|----------|----|------------------|----------------|--|--|--|--|--|--|
| CC                                                                | Condition      | Test     | CC | Condition        | Test           |  |  |  |  |  |  |
| Ī                                                                 | true           | I        | YC | overflow clear   | įγ             |  |  |  |  |  |  |
| F                                                                 | false          | 0        | YS | overflow set     | У              |  |  |  |  |  |  |
| Hla                                                               | higher than    | I(C + Z) | PL | plus             | IN             |  |  |  |  |  |  |
| FZ <sub>3</sub>                                                   | lower or same  | C+2      | И  | minus            | N              |  |  |  |  |  |  |
| HS", CC*                                                          | higher or same | IC       | GE | greater or equal | !(N ⊕ V)       |  |  |  |  |  |  |
| rd, cz,                                                           | lower than     | C        | LT | less than        | (N ⊕ V)        |  |  |  |  |  |  |
| NE                                                                | not equal      | 12       | GT | greater than     | 1[(N + V) + Z] |  |  |  |  |  |  |
| ED                                                                | equal          | 1        | LE | less or equal    | (N ⊕ V) + Z    |  |  |  |  |  |  |

Revised by Peter Csaszar, Lawrence Tech University - 2004-2006

- An Address register (16/32-bit, n=0-7)
- On Data register (8/16/32-bit, n=0-7)
- any data or address register
- Source, d Destination
- Either source or destination
- #n Immediate data, I Displacement
- BCD Binary Coded Decimal
- Effective address
- Long only; all others are byte only
- Assembler calculates offset
- SSP Supervisor Stack Pointer (32-bit)
- USP User Stack Pointer (32-bit)
- SP Active Stack Pointer (same as A7)
- PC Program Counter (24-bit)
- SR Status Register (16-bit) CCR Condition Code Register (lower 8-bits of SR)
  - N negative, Z zero. V overflow, G carry, X extend \* set according to operation's result. = set directly - not affected. Dicleared, 1 set, U undefined
- Branch sizes: .B or .S -128 to +127 bytes, .W or .L -32768 to +32767 bytes Assembler automatically uses A, I,  $\dot{\mathbf{Q}}$  or M form if possible. Use #n.L to prevent Quick optimization

Distributed under the GNU general public use license.