## Advances in Wearable Brain-Computer Interfaces from an Algorithm-Hardware Co-Design Perspective

| Journal:                                                                                                                    | IEEE Transactions on Circuits and Systems II: Express Briefs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
|-----------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Manuscript ID                                                                                                               | TCAS-II-12665-2022                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
| Manuscript Type:                                                                                                            | Special Issue Paper - Letters                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
| Date Submitted by the Author:                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| Complete List of Authors:                                                                                                   | Byun, Wooseok; KAIST, Information & Electronics Research Institute Je, Minkyu; Korea Advanced Institute of Science and Technology, Schoo of Electrical Engineering Kim, Ji-Hoon; Seoul National University of Science and Technology, Electrical and Information Engineering                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| EDICS:                                                                                                                      | DCS110 - Digital ASICs < Digital Circuits and Systems (and VLSI), DCS140 - Embedded digital systems < Digital Circuits and Systems (and VLSI), DCS160 - Low power digital systems < Digital Circuits and Systems (and VLSI), DCS180 - Processors < Digital Circuits and System (and VLSI), DCS190 - Reconfigurable and field programmable digital circuits < Digital Circuits and Systems (and VLSI), DCS210 - Systems of chip < Digital Circuits and Systems (and VLSI), DCS230B0 - VLSI digital circuits, designs and implementations < DCS230 - Digital VLSI < Digital Circuits and Systems (and VLSI), DCS230B5 - VLSI digital systems < DCS230 - Digital VLSI < Digital Circuits and Systems (and VLSI), DCS240 - Digital design and architectures targeting specific technologies < Digital Circuits and Systems (and VLSI), SIPRO110D5 - Algorithms and architectures for digital signal processing < SIPRO110 - Digital signal processing < SIPRO - Signal Processing |  |  |
| TCAS-II Subject Category<br>br>Please select the subject category that most closely fits with the scope of your manuscript: | ct   Digital Circuits and Systems and VLSI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |

SCHOLARONE™ Manuscripts

# Advances in Wearable Brain-Computer Interfaces from an Algorithm-Hardware Co-Design Perspective

Wooseok Byun, Member, IEEE, Minkyu Je, Senior Member, IEEE and Ji-Hoon Kim, Senior Member, IEEE

Abstract—Brain-computer interface (BCI), a communication technology between brain and computer developed for a long time since the 1970s, can be incorporated in wearable devices by developing powerful signal processing algorithms and semiconductor technologies. For the satisfactory user experience based on BCI, high information transfer rate and low power consumption should be considered together without losing accuracy. Although many existing BCI algorithms have been mainly focused solely on accuracy, their deployment on wearable devices is not straightforward due to the limited hardware resources and computational capabilities. This tutorial summarizes recent advances in wearable BCI algorithms and hardware implementations from an algorithm-hardware co-design perspective and discusses future directions.

Index Terms—Brain-computer interface (BCI), algorithmhardware co-design, domain-specific architecture, deep learning accelerator, linear algebra accelerator

#### I. Introduction

RAIN-computer interface (BCI) can translate electrical signals of brain activity into interpretable information that reflects the user's intent without neuromuscular control [1]–[3]. Because BCI technology requires only electrical signals, it can provide communication channels for people who have difficulty communicating with others due to devastating neuromuscular disorders such as amyotrophic lateral sclerosis, spinal cord injury, brainstem stroke, and cerebral palsy [1], [3].

BCI can be classified as invasive or non-invasive depending on the surgical need. Speller, the most representative application in non-invasive BCI, has been widely used for people with paralysis due to high temporal resolution, the safety of external electrodes, and a wide range of applications [4]–[6].

The conventional non-invasive BCI spelling systems have mainly used an electrode-array cap with an electroencephalo-

Manuscript received January 31, 2022; accepted March 15, 2022. Date of publication March 30, 2022; date of current version April 10, 2022. This work was supported in part by Institute of Information & communications Technology Planning & Evaluation (IITP) grant funded by the Korea government (MSIT) (2021-0-00853, Developing Software Platform for Programming of PIM) in part by the IC Design Education Center of Korea. This brief was recommended by Associate Editor Y. Ha. (Corresponding author: Ji-Hoon Kim.)

Wooseok Byun is with the Information & Electronics Research Institute, KAIST, Daejeon 34141, South Korea (e-mail: wooseokbyun@kaist.ac.kr).

Minkyu Je is with the School of Electrical Engineering, KAIST, Daejeon 34141, South Korea (e-mail: mkje@kaist.ac.kr).

Ji-Hoon Kim is with the Department of Electronic and Electrical Engineering, Smart Factory Multidisciplinary Program, Ewha Womans University, Seoul 03760, South Korea (e-mail: jihoonkim@ewha.ac.kr).

Color versions of one or more figures in this article are available at https://dot.org/...

Digital Object Identifier ...



Fig. 1. (a) Conventional wired BCI system using electrode cap and external computing machine, (b) example of wearable BCI systems with small form factor computing device, (c) processing flow in typical BCI, (d) system operation of SSVEP-based wearable BCI ( $N_r$ =40), where EM is eye movement, DS is display status, ACQ is acquisition, and SP is signal processing.

gram (EEG) recording instrument and external signal processing machine, as indicated in Fig. 1(a). Although these systems have sufficient information transfer rates (ITR) to communicate, their high cost and massive form factors, as well as inconvenience and long installation times, limit their practicality [7]. Accordingly, research on algorithms and computing platforms for wearable BCI systems is being actively conducted [46]–[56].

As shown in Fig. 1(b), the wearable BCI system acquires EEG with the analog frontend (AFE) through electrodes located in different parts depending on the application, performs signal processing through SoC (System-on-Chip), and wirelessly transmits the results. In Fig. 1(c), pre-processing can typically be filtering and noise reduction, and post-processing can be compression or encryption. Algorithms that analyze the user's intention to be reviewed in this paper corresponds to the identification or classification step.

This brief describes wearable visual stimuli-based BCI that utilizes brain responses such as P300 and steady-state visual



Fig. 2. Performance of target identification algorithms. (a) Example of accuracy P according to recording time  $T_r$  and number of channels  $N_{ch}$ , (b) bits/trial, B, calculated by P and number of visual targets  $N_t$ . For each  $N_t$ , bit rate is shown only for  $P \ge 100/N_t$  (i.e.  $\ge$  chance) [10]

evoked potential (SSVEP), reflecting the user's intentions to the brain signal by looking at the visual stimulus. For widespread deployment of BCI technology, enough information transfer capability with high accuracy is necessary. Among P300 and SSVEP, which are the main paradigms of visual stimuli-based BCI, SSVEP is more widely used due to its high communication speed capability and less user training requirements [8], [9]. Therefore, this brief focuses on SSVEP-based wearable BCI systems.

As shown in Fig. 1(d), a user can type the desired characters by gazing at the targets blinking at different frequencies and phases. The single cycle of repetitive operation is called target selection time T [seconds/selection], which is composed of brain-signal recording time  $T_r$ , processing time  $T_p$ , and predefined gaze shift time  $T_g$ . ITR [bits/min], derived by Shannon and Weaver in 1964 [11], [12], is a standard method for measuring performance of the BCI algorithm that expresses speed and accuracy as a single value described in (1)(2).

$$B = log_2 N_t + P \times log_2 P + (1 - P) \times log_2 \left(\frac{1 - P}{N_t - 1}\right)$$
 (1)

$$ITR = B \times \frac{60}{T} = B \times \frac{60}{T_{r,p} + T_g} \ge B \times \frac{60}{T_r + T_p + T_g} \tag{2}$$

where B is bits per trial,  $N_t$  is the number of targets, P is target identification accuracy, and  $T_{rp}$  is the time when recording and processing are partially overlapped.

Recent studies evaluate ITR and accuracy as independent performance indicators. As illustrated in Fig. 2(a), increasing EEG recording time  $T_r$  and/or increasing the number of channels  $N_{ch}$  leads to better accuracy P. Also, as shown in Fig. 2(b), the amount of data transferred improves as the value of  $N_t$  increases and/or the accuracy increases. Although ITR is calculated by multiplying B by trials/time as indicated in (2), however, increasing accuracy does not always lead to improved ITR. According to (2), long EEG recording time  $T_r$ , which contributes to high accuracy, decreases ITR. In addition, the increase in  $T_r$  or  $N_{ch}$  for better accuracy increases the total amount of EEG data, thereby increasing the time  $T_p$  required for signal processing. Since the target identification algorithm occupies most of the total signal processing time  $T_p$  and has a significant impact on accuracy, an optimized implementation with less latency plays a key role in a successful wearable BCI

TABLE I
TARGET IDENTIFICATION ALGORITHMS AND THEIR PRIMARY OPERATIONS

| Paradigm      | System             | Algorithm | Primary Operations                                           | Ref.      |
|---------------|--------------------|-----------|--------------------------------------------------------------|-----------|
| SSVEP<br>(EP) | Machine<br>Control | LDA       | BLAS Level 1-3,<br>EVD (by QRD or SVD)                       | [15][16]  |
|               | Speller            | CNN       | Convolution 1D/2D, BLAS Level 1-3, Activation, Pooling       | [34]-[38] |
|               |                    | RNN       | GRU, LSTM, BLAS Level 1-3,<br>Activations, Pooling functions | [13][14]  |
|               |                    | CCA       |                                                              | [17]-[22] |
|               | Machine<br>Control | CCA       | substitution), QRD, SVD,<br>Pearson's correlation, Sort      | [23]-[24] |
|               |                    | KNN       | Euclidean norm, Sort                                         | [23]      |

EP: evoked potential, BLAS: basic linear algebra subprograms QRD: QR decomposition, SVD: singular value decomposition EVD: eigenvalue decomposition, LDA: linear discriminant analysis CCA: canonical correlation analysis, KNN: k-nearest neighbors CNN: convolutional neural network, RNN: recurrent neural network GRU: gated recurrent units, LSTM: long short-term memory

system. Therefore, it is important to consider the algorithm and hardware together to achieve low power consumption, high speed processing, and the highest ITR for a given  $T_r / N_{ch} / T_g$  depending on the target applications.

This brief is organized as follows. Section II introduces the state-of-the-art signal processing algorithm for the target identification. A review of the system architecture from an algorithm-hardware co-design perspective is presented in Section III. Future directions are discussed in Section IV, and Section V concludes this brief.

#### II. TARGET IDENTIFICATION: STATE-OF-THE-ART

The purpose of target identification is to identify the intended target as quickly and accurately as possible among  $N_t$  targets when the user gazes at a specific target. To achieve this, traditional linear algebra (LA)-based approaches have been actively studied, and recently, neural network-based deep learning (DL) approaches are attracting attention, as denoted in Table I. This section summarizes recent advances in LA-based and DL-based approaches to target identification algorithms.

#### A. Traditional Linear Algebra-based Approaches

The main distinguishable characteristics of visual stimuli reflected in SSVEP are frequency and phase. As the number of target  $N_t$  highly contributes to the information bits per trial as indicated in Fig. 2(b), current BCI speller systems have increased the number of visual stimuli by reducing the interval between adjacent target frequencies and phases [25]. Therefore, the target identification algorithm should identify the target by discriminating the small difference in the frequency or phase reflected in the SSVEP.

The earliest attempted approach is an FFT-based spectrum analysis such as PSDA [26], [27], but the inter-subject variability and low SNR of SSVEP limit its practical use [8], [28]. Wavelet transform (WT) [29], [30], Hilbert-Huang transform (HHT) [31], common spatial pattern (CSP) [32], LDA [15], [16], and KNN-based [23] algorithms have also been studied. The most practically used algorithm so far is

 the canonical correlation analysis (CCA) which exploits the correlation relationship between two multivariate datasets [27]. CCA utilizes the harmonic component of the SSVEP more than other algorithms, has less variation between users, high SNR, and high accuracy [33].

Most of the existing target identification algorithms such as LDA, KNN, WT, HHT, and CSP, including many advanced variants of CCA, are composed of complex linear algebra operations. Particularly, as denoted in Table I, matrix decompositions such as QRD, SVD, and BLAS level 1-3 should be repeatedly performed in CCA. Multi-channel SSVEP constitutes a large two-dimensional matrix depending on the  $N_{ch}$ , a sampling rate of AFE, and filtering in a pre-processing. In order to quickly and repeatedly process these complex operations on high-dimensional matrix data in wearable devices with low power consumption, it is essential to consider LA-friendly hardware architecture rather than performing scalar or vector operations. At the same time, it is necessary to optimize the algorithm to reduce the amount of computation.

#### B. Deep Learning-based Approaches

As neural network (NN)-based deep learning (DL) hardware and software frameworks evolve, DL-based BCI has become more mature following the advancement of DL in computer vision (CV) and natural language processing (NLP).

Recent DL-based approaches to EEG including SSVEP are DeepConvNet [34], ShallowConvNet [34], EEGNet [35], Compact-CNN [36], S-EEGNet [37], and DNN for SSVEP [38], and a detailed analysis has been reported in [39]–[42]. As indicated in Table I, most of them use a convolutional neural network (CNN) or recurrent neural network (RNN), and both network architectures consist of multidimensional matrix multiplication and various kinds of activation and pooling functions. In particular, in the case of RNN, the functionality of GRU [43] and LSTM [44] should be additionally implemented. The operations constituting the DL-based algorithm are relatively less complicated than the LA-based approach, but the number of matrix multiplication increases exponentially according to the depth of layers and the number of filters. Therefore, data reuse and memory bandwidth issues should be carefully considered.

Across many technical fields, NN-based DL often outperforms traditional algorithms when the amount of data is sufficient for training. However, the DL-based approach to the SSVEP-based BCI has a challenge in that it is difficult to obtain a large dataset due to the technical difficulties in SSVEP recording and eye fatigue from the blinking visual stimuli [45]. Therefore, LA-based approaches that achieve relatively stable performance even for the small dataset are still widely used in target identification algorithms. In the future, it is expected that the advanced DL-based approaches and the understanding of SSVEP identification built up in the LA-based approaches will be harmonized to achieve higher performance.

#### III. SYSTEM ARCHITECTURE FOR WEARABLE BCI

LA-based or DL-based target identification algorithm can be processed in the signal processing SoC or accelerator in



Fig. 3. (a) Main components in wearable BCI devices such as analog frontend A, digital signal processing D, wireless communication W, and power PWR. (b) Overview of algorithm-hardware co-design for wearable BCI, (c) granularity of algorithm decomposition during HW/SW partitioning

the wearable BCI device, as shown in Fig. 3(a). In overall system architecture, various issues mentioned in Section II should be considered for system-level optimization. Fig. 3(b) summarizes the state-of-the-art for wearable BCI system architecture. Signal processing algorithm for BCI can be implemented entirely in software (SW) [22] [46] [47] or with only dedicated hardware (HW) [48] [50]. Also, there have been many approaches to optimize the architecture with well-suited HW/SW partitioning [52]–[56].

It is essential to consider both hardware-friendly algorithm optimization and algorithm-friendly hardware optimization, as indicated by the red line in Fig. 3(b). Among recent wearable or implantable BCI hardware studies, few of them consider algorithm-hardware co-design in both directions [53]–[55]. Most of the work presents the sub-optimal method of adopting the optimal hardware architecture for the algorithm [52], [56].

### A. Implementations for Wearable BCI

In general, with programmable computing units, the overall system can provide greater flexibility at the expense of higher power consumption and slower processing speed. In order to determine the proper hardware architecture, it is necessary to decompose the algorithm in consideration of the granularity of the computational parts. A programmable computing unit with relatively simple operations is preferred if the algorithm can be finely decomposed, as illustrated in Fig. 3(c). In the SW-based approach, parallelism from the number of cores, DSP





Fig. 4. (a) Example of task-level parallelism of target identification in multicore MCU-based wearable BCI device [47], (b) algorithm optimization for computational complexity by reducing effective  $N_t$  and  $N_{ch}$  [52], [55].

extension within the instruction set, and the presence of coprocessors including floating-point unit (FPU) are significant factors of algorithm-hardware co-design [46], [47].

[47] is a representative MCU-based wearable BCI platform with nine RISC-V cores, including DSP extension and two shared FPUs. The CCA is implemented into SW by exploiting task-level parallelism, which allocates the operation for each target to each core, as indicated in Fig. 4(a). Because SVD has many iterative tasks with data dependencies, the loop-level parallelism cannot be applied to CCA processing. Also, there is a limit to speed improvement of floating-point operations because there are just two shared FPUs.

Since the LA-based algorithm is diverse and complicated, multi-core implementations can be suitable to pursue flexibility. However, even if the MCU has many cores, it has a limitation on parallelism, and as the size of data increases, the execution time increases exponentially. Therefore, the entire SW-based implementation is usually applicable only to a simple LA-based algorithm with a small  $N_{ch}$  [46], [47].

In order to overcome the performance limit in SW-based implementations, there have been many approaches with dedicated HW accelerators for LA-based algorithms, such as CCA [48], [49], QRD [57], [58], SVD [59]–[61], and DL-based algorithm [50], which can provide high throughput and low power consumption for specific workloads at the cost of less flexibility. With proper HW/SW partitioning that allocates repetitive and frequently used complex workloads to HW and the rest to SW, it is possible to balance processing speed, power consumption, and flexibility, as shown in Fig. 3(b)(c).

For the DL-based algorithm, the essential fixed-point functions constituting NN are provided in the form of a library such as CMSIS-NN [62], and there are studies on custom library and software stack for NN inference in MCU [63],



Fig. 5. Examples of algorithm-hardware co-design by the coarsely decomposing algorithm. (a) An array of heterogeneous accelerators (PEs) configured by RISC-V MCU [53] (The meaning of the abbreviation is not important in this context.) (b) consumes lower power than SW-only processing [53]. (c) Tile-based scalable SoC platform with high energy efficiency [56].

[64]. In the DL-based algorithm, the processing performance is limited because the size of the matrix data is excessive for the MCU and the limited memory interface is not suitable for the high bandwidth requirements. Recently, there have been many works on NN acceleration with the specialized hardware, so-called NPU (Neural Processing Unit) [65]–[67]. Well-designed NPU can provide better energy efficiency and high performance compared to MCU-based approaches.

#### B. Algorithm-Hardware Co-Design

For an optimal wearable BCI system, a signal processing algorithm should be analyzed in terms of computational complexity, parallelism, and well-fitting hardware architecture. Accordingly, there have been many approaches where algorithm-hardware co-design has been investigated.

- 1) Algorithm optimization for computational complexity: From the computational complexity point of view,  $N_t$  and/or  $N_{ch}$  are key factors in signal processing for BCI system. By applying the algorithm only to specific target candidates highly likely to gaze, effective  $N_t$  can be reduced. Also, the data dimension can be reduced by performing the target identification algorithm on only the effective channels rather than considering all  $N_{ch}$  channels. As shown in Fig. 4(b), [52] proposed a candidate reduction (CR) technique that reduces target candidates by a predetermined number. [55] reduces the size of data and the number of algorithm iterations as well by predetermining the optimal  $N_t$  and  $N_{ch}$  according to users.
- 2) Accelerators for coarsely-decomposed algorithms: As shown in Fig. 5(a), an implantable RISC-V-based SoC architecture [53] including multiple accelerators was designed by coarsely decomposing various implantable BCI algorithms



Fig. 6. Reconfigurable array processor (RAP) [55] for (a) finely-decomposed LA-based target identification algorithms. (b) Arm CPU core-based SoC includes RAP, consisting of a 5-heterogeneous PE-based scalable array, (b) reconfigured and controlled by finely defined instructions.

such as seizure prediction, movement intent, compression, spike detection, and encryption. Their commonly required workloads, such as FFT and discrete WT (DWT), are carefully implemented into accelerators from the algorithm-hardware co-design, and RISC-V MCU is responsible for configuring accelerators and support computations not currently within accelerators. This architecture shows significantly reduced power consumption than SW processing of the same algorithm on multiple RISC-V cores, as indicated in Fig. 5(b). This architecture can also be leveraged for wearable BCI SoCs.

A study of a wearable BCI SoC [56] decomposes the algorithm coarser than [53] to design accelerators and integrate them into a tile-based scalable SoC platform [68], as indicated in Fig. 5(c). In this architecture, one RISC-V core tile running Linux, one memory channel tile, and one I/O tile are integrated into SoC, and the required algorithms can be implemented as multiple accelerators through the software stack. This platform makes it easy to integrate accelerators to SoCs systematically at the expense of less hardware flexibility than [53].

There are studies in which DL-based BCI algorithms are implemented as accelerators by coarsely decomposing the NN model inference workload [50]. As in the previous two cases [53], [56], these DL-based acceleration designs have high processing speed and low power consumption for specific algorithms/workloads, but acceleration is unavailable for workloads exceeding the accelerator's configuration range. Therefore, the HW/SW partitioning in which the algorithm is coarsely decomposed is suitable when the required algorithms are limited to a specific range.

3) Accelerators for finely-decomposed algorithms: In order to accelerate all LA-based primary operations required in

target identification algorithms as indicated in Table I, [55] finely decomposed algorithms and proposed a reconfigurable array processor (RAP) for accelerating these decomposed algorithms through custom instructions as shown in Fig. 6. The Arm Cortex-M0 in the SoC is responsible for simple tasks and system management, and LA operations such as BLAS level 1-3, QRD, and SVD are all accelerated by RAP.

As shown in Fig. 6(a), RAP instruction is composed of LA-based micro-operations, and relatively complex matrix decompositions such as QRD and SVD are prepared in the form of a library through instruction combination. In Fig. 6(b)(c), RAP consists of a two-dimensional processing element (PE) array composed of 5-types of heterogeneous PEs and 3-types of shaping units (SUs) serving as array interfaces. In addition, there is an auxiliary unit (AU) to support PE array.

Accelerators for finely decomposed algorithms are flexible for a specific domain. As shown in Fig. 3(b), SoC with reconfigurable hardware has flexibility close to SW implementation on MCU, but it may have disadvantages in power consumption and processing speed. Also, a software development kit including a compiler is required to generate an instruction-based microcode that includes the information of hardware reconfiguration and operation.

#### IV. FUTURE DIRECTIONS

Although BCI research has made many achievements, including advanced algorithms and innovative hardware architecture, there are still many challenges and unsolved problems. As a result of comprehensively discussing wearable BCI technology from the algorithm-hardware co-design perspective, the future directions are expected as follows.

From a system-level point of view, wearable BCI will be equipped with new form factors such as ear-EEG [69], [70] and smart glasses [71], and multimodality that utilizes biosignals and spontaneous EEG with event-related potentials.

In addition, artificial intelligence-based user personalization algorithms are expected to analyze multimodal signals and improve the quality of BCI applications in new device form factors. Also, solving the limitations of the DL algorithm in the SSVEP-based system, where it is difficult to obtain a large amount of data for training, enables practical high-performance target identification by fusion of LA-based and DL-based approaches.

Also, algorithm-hardware co-design based on domainspecific reconfigurable hardware architecture will provide high accuracy and ITR of wearable BCI devices in a balanced way with high flexibility, low power consumption, and high processing speed.

#### V. CONCLUSION

This brief provided a comprehensive tutorial of recent advances in wearable BCI from an algorithm-hardware codesign perspective. Two categories of target identification algorithms and underlying system architectures with hardware accelerators were discussed, along with performance metrics analysis. We present the future direction for the comprehensive development of wearable BCI technology and call for active contributions in this emerging area.

#### REFERENCES

- D. J. McFarland and J. R. Wolpaw, "Brain-computer interface operation of robotic and prosthetic devices," *Computer (Long Beach Calif.)*, vol. 41, no. 10, pp. 52–56, 2008.
- [2] N. Birbaumer et al., "A spelling device for the paralysed," *Nature*, vol. 398, no. 6725, pp. 297–298, 1999.
- [3] N. Birbaumer and L. G. Cohen, "Brain-computer interfaces: communication and restoration of movement in paralysis: Communication and restoration of movement in paralysis," *J. Physiol.*, vol. 579, no. Pt 3, pp. 621–636, 2007.
- [4] H. Cecotti, "Spelling with non-invasive Brain-Computer Interfaces– current and future trends," *J. Physiol. Paris*, vol. 105, no. 1–3, pp. 106–114, 2011.
- [5] D. Zhu, J. Bieger, G. Garcia Molina, and R. M. Aarts, "A survey of stimulation methods used in SSVEP-based BCIs," *Comput. Intell. Neurosci.*, vol. 2010, p. 702357, 2010.
- [6] M. Arvaneh, C. Guan, K. K. Ang, and C. Quek, "Optimizing spatial filters by minimizing within-class dissimilarities in electroencephalogram-based brain-computer interface," *IEEE Trans. Neural Netw. Learn. Syst.*, vol. 24, no. 4, pp. 610–619, 2013.
- [7] M. Nakanishi, Y. Wang, X. Chen, Y.-T. Wang, X. Gao, and T.-P. Jung, "Enhancing detection of SSVEPs for a high-speed brain speller using task-related component analysis," *IEEE Trans. Biomed. Eng.*, vol. 65, no. 1, pp. 104–112, 2018.
- [8] M. Cheng, X. Gao, S. Gao, and D. Xu, "Design and implementation of a brain-computer interface with high transfer rates," *IEEE Trans. Biomed. Eng.*, vol. 49, no. 10, pp. 1181–1186, 2002.
- [9] Y. Wang, M. Nakanishi, Y.-T. Wang, and T.-P. Jung, "Enhancing detection of steady-state visual evoked potentials using individual training data," *Annu Int Conf IEEE Eng Med Biol Soc*, vol. 2014, pp. 3037–3040.
- [10] J. R. Wolpaw et al., "Brain-computer interface technology: a review of the first international meeting," *IEEE Trans. Rehabil. Eng.*, vol. 8, no. 2, pp. 164–173, 2000.
- [11] C. E. Shannon and W. Weaver, *The mathematical theory of communication*. Baltimore, MD: University of Illinois Press, 1949.
- [12] J. R. Pierce, An introduction to information theory, symbols, signals and noise, 2nd ed. Mineola, NY: Dover Publications, 1980.
- [13] N. Kobayashi and K. Ishizuka, "LSTM-based classification of multiflicker-SSVEP in single channel dry-EEG for low-power/highaccuracy quadcopter-BMI system," 2019 IEEE International Conference on Systems, Man and Cybernetics (SMC), 2019, pp. 2160-2165.
- [14] J. Thomas, T. Maszczyk, N. Sinha, T. Kluge, and J. Dauwels, "Deep learning-based classification for brain-computer interfaces," 2017 IEEE International Conference on Systems, Man, and Cybernetics (SMC), 2017, pp. 234-239.
- [15] G. Li and D. Zhang, "Brain-computer interface controlled cyborg: Establishing a functional information transfer pathway from human brain to cockroach brain," *PLoS One*, vol. 11, no. 3, p. e0150667, 2016.
- [16] J. Mei et al., "Using SSVEP-BCI to continuous control a quadcopter with 4-DOF motions," Annu Int Conf IEEE Eng Med Biol Soc, vol. 2020, pp. 4745–4748, 2020.
- [17] F. Gembler, P. Stawicki, A. Saboor, and I. Volosyak, "Dynamic time window mechanism for time synchronous VEP-based BCIs-Performance evaluation with a dictionary-supported BCI speller employing SSVEP and c-VEP," PLoS One, vol. 14, no. 6, p. e0218177, 2019.
- [18] M. Nakanishi, Y.-T. Wang, C.-S. Wei, K.-J. Chiang, and T.-P. Jung, "Facilitating calibration in high-speed BCI spellers via leveraging crossdevice shared latent responses," *IEEE Trans. Biomed. Eng.*, vol. 67, no. 4, pp. 1105–1113, 2020.
- [19] M. H. Mehdizavareh, S. Hemati, and H. Soltanian-Zadeh, "Enhancing performance of subject-specific models via subject-independent information for SSVEP-based BCIs," *PLoS One*, vol. 15, no. 1, p. e0226048, 2020.
- [20] M. Nakanishi, Y. Wang, Y.-T. Wang, Y. Mitsukura, and T.-P. Jung, "A high-speed brain speller using steady-state visual evoked potentials," *Int. J. Neural Syst.*, vol. 24, no. 6, p. 1450019, 2014.
- [21] M. Nakanishi, Y. Wang, Y.-T. Wang, and T.-P. Jung, "A comparison study of canonical correlation analysis based methods for detecting steady-state visual evoked potentials," *PLoS One*, vol. 10, no. 10, p. e0140703, 2015.
- [22] D. Kim, W. Byun, Y. Ku, and J.-H. Kim, "High-speed visual target identification for low-cost wearable brain-computer interfaces," *IEEE Access*, vol. 7, pp. 55169–55179, 2019.
- [23] N.-S. Kwak, K.-R. Müller, and S.-W. Lee, "A lower limb exoskeleton control system based on steady state visual evoked potentials," *J. Neural Eng.*, vol. 12, no. 5, p. 056009, 2015.

- [24] X. Chen, B. Zhao, Y. Wang, and X. Gao, "Combination of high-frequency SSVEP-based BCI and computer vision for controlling a robotic arm," J. Neural Eng., vol. 16, no. 2, p. 026012, 2019.
- [25] X. Chen, Y. Wang, M. Nakanishi, X. Gao, T.-P. Jung, and S. Gao, "High-speed spelling with a noninvasive brain-computer interface," *Proc. Natl. Acad. Sci. U. S. A.*, vol. 112, no. 44, pp. E6058-67, 2015.
- [26] W. Yijun, W. Ruiping, G. Xiaorong, and G. Shangkai, "Brain-computer interface based on the high-frequency steady-state visual evoked potential," *Proceedings. 2005 First International Conference on Neural Interface and Control*, 2005., 2005, pp. 37-39.
- [27] Z. Lin, C. Zhang, W. Wu, and X. Gao, "Frequency recognition based on canonical correlation analysis for SSVEP-based BCIs," *IEEE Trans. Biomed. Eng.*, vol. 54, no. 6 Pt 2, pp. 1172–1176, 2007.
- [28] Y. Wang, R. Wang, X. Gao, B. Hong, and S. Gao, "A practical VEP-based brain-computer interface," *IEEE Trans. Neural Syst. Rehabil. Eng.*, vol. 14, no. 2, pp. 234–240, 2006.
- [29] V. Pukhova, E. Gorelova, G. Ferrini, and S. Burnasheva, "Time-frequency representation of signals by wavelet transform," 2017 IEEE Conference of Russian Young Researchers in Electrical and Electronic Engineering (EIConRus), 2017, pp. 715-718.
- [30] I. Rejer, "Wavelet transform in detection of the subject specific frequencies for SSVEP-based BCI," in Hard and Soft Computing for Artificial Intelligence, Multimedia and Security, Cham: Springer International Publishing, 2017, pp. 146–155.
- [31] L. Zhao, P. Yuan, L. Xiao, Q. Meng, D. Hu, and H. Shen, "Research on SSVEP feature extraction based on HHT," 2010 Seventh International Conference on Fuzzy Systems and Knowledge Discovery, 2010, pp. 2220-2223.
- [32] S. Parini, L. Maggi, A. C. Turconi, and G. Andreoni, "A robust and self-paced BCI system based on a four class SSVEP paradigm: algorithms and protocols for a high-transfer-rate direct brain communication," *Comput. Intell. Neurosci.*, vol. 2009, p. 864564, 2009.
- [33] R. Zerafa, T. Camilleri, O. Falzon, and K. P. Camilleri, "To train or not to train? A survey on training of feature extraction methods for SSVEP-based BCIs," J. Neural Eng., vol. 15, no. 5, p. 051001, 2018.
- [34] R. T. Schirrmeister et al., "Deep learning with convolutional neural networks for EEG decoding and visualization," *Hum. Brain Mapp.*, vol. 38, no. 11, pp. 5391–5420, 2017.
- [35] V. J. Lawhern, A. J. Solon, N. R. Waytowich, S. M. Gordon, C. P. Hung, and B. J. Lance, "EEGNet: a compact convolutional neural network for EEG-based brain-computer interfaces," *J. Neural Eng.*, vol. 15, no. 5, p. 056013, 2018.
- [36] N. Waytowich et al., "Compact convolutional neural networks for classification of asynchronous steady-state visual evoked potentials," J. Neural Eng., vol. 15, no. 6, p. 066031, 2018.
- [37] W. Huang, Y. Xue, L. Hu, and H. Liuli, "S-EEGNet: Electroencephalogram signal classification based on a separable convolution neural network with bilinear interpolation," *IEEE Access*, vol. 8, pp. 131636–131646, 2020.
- [38] O. B. Guney, M. Oblokulov, and H. Ozkan, "A deep neural network for SSVEP-based brain-computer interfaces," *IEEE Trans. Biomed. Eng.*, vol. 69, no. 2, pp. 932–944, 2022.
- [39] Y. Roy, H. Banville, I. Albuquerque, A. Gramfort, T. H. Falk, and J. Faubert, "Deep learning-based electroencephalography analysis: a systematic review," J. Neural Eng., vol. 16, no. 5, p. 051001, 2019.
- [40] X. Zhang, L. Yao, X. Wang, J. Monaghan, D. McAlpine, and Y. Zhang, "A survey on deep learning-based non-invasive brain signals: recent advances and new frontiers," *J. Neural Eng.*, vol. 18, no. 3, p. 031002, 2021.
- [41] S. Gong, K. Xing, A. Cichocki, and J. Li, "Deep learning in EEG: Advance of the last ten-year critical period," *IEEE trans. cogn. dev.* syst., pp. 1–1, 2021.
- [42] X. Gu et al., "EEG-based brain-Computer interfaces (BCIs): A survey of recent studies on signal sensing technologies and computational intelligence approaches and their applications," *IEEE/ACM Trans. Comput. Biol. Bioinform.*, vol. 18, no. 5, pp. 1645–1666, 2021.
- [43] K. Cho, B. van Merrienboer, D. Bahdanau and Y. Bengio, "On the properties of neural machine translation: Encoderdecoder approaches", arXiv:1409.1259, 2014, [online] Available: https://arxiv.org/abs/1409.1259.
- [44] S. Hochreiter and J. Schmidhuber, "Long short-term memory," Neural Comput., vol. 9, no. 8, pp. 1735–1780, 1997.
- [45] M. H. Chang, H. J. Baek, S. M. Lee, and K. S. Park, "An amplitude-modulated visual stimulation for reducing eye fatigue in SSVEP-based brain-computer interfaces," *Clin. Neurophysiol.*, vol. 125, no. 7, pp. 1380–1391, 2014.

59 60

- [46] M. Salvaro, S. Benatti, V. J. Kartsch, M. Guermandi, and L. Benini, "A minimally invasive low-power platform for real-time brain computer interaction based on canonical correlation analysis," *IEEE Internet Things J.*, vol. 6, no. 1, pp. 967–977, 2019.
- [47] V. Kartsch, G. Tagliavini, M. Guermandi, S. Benatti, D. Rossi, and L. Benini, "BioWolf: A sub-10-mW 8-channel advanced brain-computer interface platform with a nine-core processor and BLE connectivity," *IEEE Trans. Biomed. Circuits Syst.*, vol. 13, no. 5, pp. 893–906, 2019.
- [48] C.-C. Chou, T.-Y. Chen, and W.-C. Fang, "FPGA implementation of EEG system-on-chip with automatic artifacts removal based on BSS-CCA method," 2016 IEEE Biomedical Circuits and Systems Conference (BioCAS), 2016, pp. 224-227.
- [49] R. Karkon, S. M. Reza Shahshahani, and H. R. Mahdiani, "A custom hardware CCA engine for real-time SSVEP-based BCI applications," 2020 20th International Symposium on Computer Architecture and Digital Systems (CADS), 2020, pp. 1-6.
- [50] L. Feng, L. Yang, S. Liu, C. Han, Y. Zhang, and Z. Zhu, "An efficient EEGNet processor design for portable EEG-Based BCIs," *Microelectronics*, vol. 120, no. 105356, p. 105356, 2022.
- [51] S.-Y. Lee, Y.-W. Hung, Y.-T. Chang, C.-C. Lin, and G.-S. Shieh, "RISC-V CNN coprocessor for real-time epilepsy detection in wearable application," *IEEE Trans. Biomed. Circuits Syst.*, vol. 15, no. 4, pp. 679–691, 2021.
- [52] W. Byun, D. Kim, S. Y. Kim and J. Kim, "A 110.3-bits/min 8-Ch SSVEP-based Brain-Computer Interface SoC with 87.9% Accuracy," 2019 IEEE Asian Solid-State Circuits Conference (A-SSCC), 2019, pp. 201-204.
- [53] I. Karageorgos et al., "Hardware-Software Co-Design for Brain-Computer Interfaces," 2020 ACM/IEEE 47th Annual International Symposium on Computer Architecture (ISCA), 2020, pp. 391-404.
- [54] I. Karageorgos et al., "Balancing Specialized Versus Flexible Computation in Brain-Computer Interfaces," *IEEE micro*, vol. 41, no. 3, pp. 87–94, 2021.
- [55] W. Byun, M. Je and J.-H. Kim, "A 2144.2-bits/min/mW 5-Heterogeneous PE-based Domain-Specific Reconfigurable Array Processor for 8-Ch Wearable Brain-Computer Interface SoC," 2021 Symposium on VLSI Circuits, 2021, pp. 1-2.
- [56] G. Eichler, L. Piccolboni, D. Giri and L. Carloni, "MasterMind: Many-Accelerator SoC Architecture for Real-Time Brain-Computer Interfaces," in 2021 IEEE 39th International Conference on Computer Design (ICCD), Storrs, CT, USA, 2021 pp. 101-108.
- [58] D. Shin and J. Park, "A low-latency and area-efficient gram-Schmidt-based QRD architecture for MIMO receiver," *IEEE Trans. Circuits Syst. I Regul. Pap.*, vol. 65, no. 8, pp. 2606–2616, 2018.
- [59] D. Markovic, B. Nikolic, and R. W. Brodersen, "Power and area minimization for multidimensional signal processing," *IEEE J. Solid-State Circuits*, vol. 42, no. 4, pp. 922–934, 2007.
- [60] C.-H. Wu and P.-Y. Tsai, "An SVD Processor Based on Golub-Reinsch Algorithm for MIMO Precoding With Adjustable Precision," *IEEE Trans. Circuits Syst. I Regul. Pap.*, vol. 66, no. 7, pp. 2572–2583, 2019.
- [61] S. M. R. Shahshahani and H. R. Mahdiani, "A high-performance scalable shared-memory SVD processor architecture based on Jacobi algorithm and batcher's sorting network," *IEEE Trans. Circuits Syst. I Regul. Pap.*, vol. 67, no. 6, pp. 1912–1924, 2020.
- [62] L. Lai, N. Suda, and V. Chandra, "CMSIS-NN: Efficient neural network kernels for Arm Cortex-M CPUs," arXiv:1801.06601, 2018. [Online]. Available: http://arxiv.org/abs/1801.06601
- [63] J. Lin, W.-M. Chen, Y. Lin, J. Cohn, C. Gan, and S. Han, "MCUNet: Tiny deep learning on IoT devices," arXiv:2007.10319, 2020. [Online]. Available: http://arxiv.org/abs/2007.10319
- [64] J. Lin, W.-M. Chen, H. Cai, C. Gan, and S. Han, "MCUNetV2: Memory-efficient patch-based inference for tiny deep learning," arXiv:2110.15352, 2021. [Online]. Available: http://arxiv.org/abs/2110.15352
- [65] Z. Zhang, H. Wang, S. Han and W. J. Dally, "SpArch: Efficient Architecture for Sparse Matrix Multiplication," 2020 IEEE International Symposium on High Performance Computer Architecture (HPCA), 2020, pp. 261-274.
- [66] H. Wang, Z. Zhang and S. Han, "SpAtten: Efficient Sparse Attention Architecture with Cascade Token and Head Pruning," 2021 IEEE International Symposium on High-Performance Computer Architecture (HPCA), 2021, pp. 97-110.
- [67] J.-F. Zhang, C.-E. Lee, C. Liu, Y. S. Shao, S. W. Keckler, and Z. Zhang, "SNAP: An efficient sparse neural acceleration processor for

- unstructured sparse deep neural network inference," *IEEE J. Solid-State Circuits*, vol. 56, no. 2, pp. 636–647, 2021.
- [68] P. Mantovani et al., "Agile SoC Development with Open ESP: Invited Paper," 2020 IEEE/ACM International Conference On Computer Aided Design (ICCAD), 2020, pp. 1-9.
- [69] J. W. Ahn, Y. Ku, D. Y. Kim, J. Sohn, J.-H. Kim, and H. C. Kim, "Wearable in-the-ear EEG system for SSVEP-based brain-computer interface," *Electron. Lett.*, vol. 54, no. 7, pp. 413–414, 2018.
- [70] Y. Zhu, Y. Li, J. Lu, and P. Li, "EEGNet with ensemble learning to improve the cross-session classification of SSVEP based BCI from ear-EEG," *IEEE Access*, vol. 9, pp. 15295–15303, 2021.
- [71] S. Mitrasinovic et al., "Clinical and surgical applications of smart glasses," *Technol. Health Care*, vol. 23, no. 4, pp. 381–401, 2015.
- [72] X. Wang, M. Hersche, B. Tömekce, B. Kaya, M. Magno and L. Benini, "An Accurate EEGNet-based Motor-Imagery Brain—Computer Interface for Low-Power Edge Computing," 2020 IEEE International Symposium on Medical Measurements and Applications (MeMeA), 2020, pp. 1-6.