## TURBOT Dual-E

Rev: R200

## TABLE OF CONTENTS

| Page | Index                      |
|------|----------------------------|
| 1    | Cover Page                 |
| 2    | Block Diagram              |
| 3    | CPU-DDI/VGA                |
| 4    | CPU-DDR3-CHA               |
| 5    | CPU-DDR3-CHB               |
| 6    | CPU-PE/HDA/SD/eMMC/Strap   |
| 7    | CPU-SPI/CLOCK/RTC/PMC/UART |
| 8    | CPU-USB/LPC/SMB/I2C        |
| 9    | CPU-PWR1                   |
| 10   | CPU-PWR2                   |
| 11   | CPU-GND                    |
| 12   | Memory_CHA-1               |
| 13   | Memory_CHA-2               |
| 14   | uSD CARD CAGE              |
| 15   | HDMI / VGA                 |
| 16   | USB3+USB2                  |
| 17   | EXPANSION I/O              |
| 18   | LAN1 Intel i210/i211       |
| 19   | LAN2 Intel i210/i211       |
| 20   | CSI/GPIO Header/UART_DBG   |
| 21   | PWR BTN / LED / HOLE       |
| 22   | DC-5VSB/3VSB / VCC / VCC3  |
| 23   | DC/DC VCORE REGULATOR      |
| 24   | DC/DC VGFX REGULATOR       |

DC-DIMM/DDR VTT

| _    |                                    |
|------|------------------------------------|
| Page | Index                              |
|      |                                    |
| 26   | DC-DC VOLTAGE                      |
|      |                                    |
| 27   | M.2 Interface (USB 2.0, SIM, SATA) |
| 28   | GPIO/HW Mapping                    |
| 20   | 0                                  |
| 29   | POWER DELIVERY                     |
| 30   | Power Sequence                     |

## **REVISION HISTORY:**

| Rev  | Date       | Notes                                |
|------|------------|--------------------------------------|
| X100 | 2016/04/29 | Prototype Release                    |
| R100 | 2016/10/19 | Production Release                   |
| R200 | 2016/12/16 | Changed M.2 RESET# from 3.3V to 1.8V |

This work is licensed under the Creative Commons Attribution-Share Alike 3.0 Unported License. To view a copy of this license, visit http://creativecommons.org/licenses/by-sa/3.0/ or send a letter to

Creative Commons, 171 Second Street, Suite 300, San Francisco, California, 94105, USA.
Minnowboard Turbot Dual-E design derived from Minnowboard Turbot B as Designed by ADI Engineering, A Division of Silicom and Minnowboard MAX as designed by CircuitCo LLC.

All derivative works are to be attributed to ADI Engineering, A Division of Silicom and CircuitCo LLC.

For more information, see http://creativecommons.org/license/results-one?license\_code=by-sa

ADI ENGINEERING INC. 1758 WORTH PARK CHARLOTTESVILLE, VA 22911 WWW.ADIENGINEERING.COM Turbot Dual i211 Enet / Dual Core E3826 B0200-0141-DATE 04/17/2017 SHEET 1 of 30

For all design files, including bill of materials and gerber files, please visit www.minnowboard.org

3





















































6 3 PCH-GPIO function Interrupt mapping INT# port PCIe\*1 port Pin Name Power Well Usage Boot Set Function Device GPIO\_S5[00] 1P8VSB, 20k,H SOC\_GPIO\_S5\_0 (LSS CONN) GPO LAN INTC# Intel i210/211 port 2 GPIO\_S5[01] 1P8VSB, 20k,H SOC\_GPIO\_S5\_1 (LSS CONN) GPO GPIO\_S5[02] 1P8VSB, 20k,H SOC\_GPIO\_S5\_2 (LSS CONN) GPO mPCIE\_WAKEB GPI GPIO\_S5[03] 1P8VSB, 20k,H GPO 1P8VSB, 20k,L OPEN GPIO\_S5[04] BOM OPTION GPI GPIO\_S5[05] 1P8VSB, 20k,L BOM OPTION GPI GPIO\_S5[06] 1P8VSB, 20k,L GPIO\_S5[07] 1P8VSB, 20k,L BOM OPTION GPI GPO GPIO\_S5[08] 1P8VSB, 20k,H HDMI\_DC\_DC ENABLE GPO 1P8VSB, 20k,H HDMI LD SWITCH ENABLE GPIO\_S5[09] GPO GPIO\_S5[10] 1P8VSB, 20k,H TXE UNLOCK control GPIO\_S0\_SC[022] 1P8V, 20k,H OPEN GPO GPIO\_S0\_SC[023] 1P8V, 20k,H XDP\_H\_OBSDATA\_A0 GPO GPIO\_S0\_SC[024] 1P8V, 20k,H XDP\_H\_OBSDATA\_A1 GPO GPO GPIO\_S0\_SC[025] 1P8V, 20k,H XDP\_H\_OBSDATA\_A2 XDP\_H\_OBSDATA\_A3 GPO GPIO\_S0\_SC[026] 1P8V, 20k,H GPIO\_S0\_SC[027] 1P8V, 20k,H EXPANSION\_BUS GPIO1 GPO GPIO\_S0\_SC[028] GPO 1P8V, 20k,H EXPANSION\_BUS GPIO2 GPO GPIO\_S0\_SC[029] 1P8V, 20k,H EXPANSION\_BUS GPIO3 EXPANSION\_BUS GPIO4 GPIO\_S0\_SC[030] GPO 1P8V, 20k,H GPIO reserved GPO GPIO\_S0\_SC[058] 1P8V, 20k,L GPIO\_S0\_SC[059] 1P8V, 20k,L GPIO reserved GPO 1P8V, 20k,L GPIO reserved GPO GPIO\_S0\_SC[060] GPIO\_S0\_SC[057] 1P8V, 20k,H Debug Port UART3 TXD UART Debug Port UART3 RXD UART GPIO\_S0\_SC[061] 1P8V, 20k,H **GPIO/HW MAPPING** ADI ENGINEERING INC. 1758 WORTH PARK CHARLOTTESVILLE, VA 22911 WWW.ADIENGINEERING.COM Turbot Dual i211 Enet / Dual Core E3826 DWG NO 80200-0141-SHEET 28 of 30 DATE 12/16/2016 6 5 4 3 2



