# ECSE-325 Digital Systems

Lab #3 – Static Timing Analysis and Pipelining Winter 2024

ECSE 325 W2024

# Part 1: Timing Analysis.

There are two parts to this lab. Each should take you one two-hour lab session, hence this will be a two-week lab.

ECSE 325 W2024

In this lab you will describe and analyze the remaining parts of the Hash Core Logic.



#### VHDL Description of the Hash\_Core circuit.

Use the following form for the VHDL entity declaration of the Hash\_Core circuit (replace the values in the header with your own information).

```
-- entity name: gNN Hash Core(replace "NN" by your group's number)
-- Version 1.0
-- Authors: (list the group member names here)
-- Date: March ??, 2024 (enter the date of the latest edit to the file)
library ieee; -- allows use of the std logic vector type
use ieee.std logic 1164.all;
use ieee.numeric std.all; -- needed if you are using unsigned rotate operations
entity qNN Hash Core is
port (Ao, Bo, Co, Do, Eo, Fo, Go, Ho : inout std logic vector(31 downto 0);
         A i, B i, C i, D i, E i, F i, G i, H i : in std logic vector(31 downto 0);
         Kt i, Wt i : in std logic vector(31 downto 0);
         LD, CLK: in std logic
);
end qNN Hash Core;
```

ECSE 325 W2024

#### VHDL Description of the Hash\_Core circuit.

You need to complete the VHDL description by adding in the architecture section.

#### Some notes:

- The addition operations are all 32-bit and do not have any carry-in or carry-out (hence the sum values will wrap-around back to 0) just use the "+" operation.
- You will need to convert the std\_logic\_vectors to unsigned before adding, and then back to std\_logic\_vectors after adding.
- Implement the registers with a single clocked process block. All other operations (e.g., the SIG, CH, MAJ and additions) should be implemented outside of the process block.
- Use a component instantiation statement to include the gNN\_SIG\_CH\_MAJ circuit you designed in lab #2.
- The "*inout*" port type for A\_o, B\_o,...H\_o" allows these signals to be used as outputs as well as able to be assigned to internally.
- When the LD input is high the registers are loaded with the initial input values. When LD is low the registers will act like a large shift register (actually a special type of shift register called a *Linear Feedback Shift Register* (LFSR) which we will cover in a later lecture).
- The normal operation of the Hash\_Core during the SHA-256 process is that LD will be high for one clock cycle, then low for 64 clocks cycles during which time the initial inputs will be scrambled in a practically irreversible manner. After these 64 cycles the register outputs will be concatenated to form one 256-bit vector which represents the Hash code.

#### VHDL Description of the SHA256 circuit.

You will need a top-level file for the entire SHA256 circuit, which will ultimately connect to pins on the FPGA and communicate with the outside world.

In this lab you will just use a *skeleton version* of this, for the purposes of analyzing the timing of the Hash\_Core circuit. You will add to and modify this file in later labs.

Use the following form for the VHDL entity declaration of the SHA256 circuit (replace the values in the header with your own information).

```
--
-- entity name: gNN_SHA256 (replace "NN" by your group's number)
--
-- Version 1.0
-- Authors: (list the group member names here)
-- Date: March ??, 2021 (enter the date of the latest edit to the file)

library ieee; -- allows use of the std_logic_vector type
use ieee.std_logic_1164.all;

entity gNN_SHA256 is -- to be changed in future labs
port (
   hash_out : out std_logic_vector(255 downto 0);
        RESET, CLK : in std_logic
);
end gNN_SHA256;
```

ECSE 325 W2024

Use the VHDL code shown below for the SHA256 skeleton circuit (you don't need to edit anything now, but you will in future labs). Name this file gNN\_SHA256.vhd

```
architecture lab3 of qNN SHA256 is
signal Kt : std logic vector(31 downto 0) := X"428a2f98";
signal Wt : std logic vector(31 downto 0) := x"00000000";
signal h0 : std logic vector(31 downto 0) := x"6a09e667"; -- initial hash values
signal h1 : std logic vector(31 downto 0) := x"bb67ae85";
signal h2 : std logic vector(31 downto 0) := x"3c6ef372";
signal h3 : std logic vector(31 downto 0) := x"a54ff53a";
signal h4 : std logic vector(31 downto 0) := x"510e527f";
signal h5 : std logic vector(31 downto 0) := x"9b05688c";
signal h6 : std logic vector(31 downto 0) := x"1f83d9ab";
signal h7 : std logic vector(31 downto 0) := x"5be0cd19";
type SHA 256 STATE is (INIT, RUN, IDLE);
signal state : SHA 256 STATE;
signal A o, B o, C o, D o, E o, F o, G o, H o : std logic vector(31 downto 0);
signal LD : std logic;
signal round count : integer range 0 to 63;
COMPONENT g00 Hash_Core
         PORT (
  A o, B o, C o, D o, E o, F o, G o, H o : inout std logic vector(31 downto 0);
         Ai, Bi, Ci, Di, Ei, Fi, Gi, Hi: in std logic vector(31 downto 0);
         Kt i, Wt i : in std logic vector(31 downto 0);
         LD, CLK: in std logic
);
END COMPONENT;
-- continued on next slide...
```

```
begin
i1 : g00 Hash Core
           PORT MAP (A \circ => A \circ,B \circ => B \circ,C \circ => C \circ,D \circ => D \circ,E \circ => E \circ,
           F \circ => F \circ G \circ => G \circ H \circ > H \circ A i => h0, B i => h1, C i => h2, D i => h3,
           E i => h4, F i => h5, G i => h6, H i => h7, Kt i => Kt, Wt i => Wt,
           LD \Rightarrow LD, CLK \Rightarrow CLK);
                       hash out <= A o & B o & C o & D o & E o & F o & G o & H o;
-- concatenate to form the 256 bit hash output
                       process (RESET, CLK)
                       begin
                                   if RESET = '1' then
                                               state <= INIT;</pre>
                                   elsif rising edge (CLK) then
                                               case state is
                                               when INIT =>
                                                           LD <= '1';
                                                           state <= RUN;</pre>
                                                           round count <= 0;
                                               when RUN =>
                                                           LD <= '0';
                                                           round count <= round count + 1;</pre>
                                                           if round count = 63 then
                                                                       state <= IDLE;</pre>
                                                           end if;
                                               when IDLE =>
                                                           LD <= '1';
                                               end case;
                                   end if:
                       end process;
end lab3;
```

#### Static Timing Analysis of the gNN Hash Core circuit

Run the Quartus program and create a new project called gNN\_SHA256 (where "NN" is your group number). This will be the top-level project you will use for the remainder of the course. It will be modified and added to in the following labs.

As in lab #1 set the device to Cyclone V 5CSEMA5F31C6

Add the VHDL files you just wrote (gNN\_SHA256.vhd and gNN\_Hash\_Core.vhd) to the Project. Also add the gNN\_SIG\_CH\_MAJ.vhd file from lab #2.

Set gNN\_SHA256.vhd as the top level of the project (to do this, select the gNN\_SHA256.vhd tab in the Quartus editor, then select "Set as Top-Level Entity" from the Project menu)

#### Using the TimeQuest Timing Analyzer

To ensure a properly working circuit, the designer must take into consideration various timing constraints. In class we saw that for a register to correctly store an input value, the input must be held stable for a period (called the *setup time*) before the clock edge, and also for a period (called the *hold time*) after the clock edge.

Whether a circuit meets these timing constraints can only be known after the circuit is *synthesized*. After synthesis is done one can analyze the circuit to see if the timing constraints (setup and hold times) are satisfied.

In Quartus, timing analysis can be done using the *TimeQuest Timing Analyzer*.

From the "File/New" menu item, select "Synopsys Design Constraints File".

This ".sdc" file is where we can specify various timing constraints for our design.

We will add a single constraint specifying the clock period.

The Quartus Fitter (the process that maps the design to the FPGA logic array) will attempt to do the mapping so as to meet the constraints.



The gNN\_SHA256.sdc file will be used to tell the timing analyzer that your clock period is *6ns* (corresponding to a clock frequency of 166MHz).

Enter the following single line into the file:

The Timing Analyzer will read the .sdc file and use the constraint information when doing its analysis.

To tell the TimeQuest Timing Analyzer to use your constraints file, go to the "Settings" item under the "Assignments" menu item. Add the file "SHA256.sdc". Also, select "Report worst-case paths during compilation".



Compile your SHA256 project.

After compiling your design, there will be a "TimeQuest Timing Analyzer" section in the Compilation Report. Click on "Slow 1100mV 85C Model".



Note that some of the headings will be in RED indicating a *failed* timing. The Fmax reported in the Slow 1100mV \$5C Model is less than that



Click on the "Setup Summary" report. This will list the minimum setup time slack value over all paths in the circuit. The End Point TNS is the *total negative slack* summed over all paths and can give you an idea of how extensive the timing problems are.

If this value is negative, then your circuit has timing problems somewhere.



Click on the "Timing Closure Recommendations" report. This will list the paths with the most negative failing setup time slack values.

Make a note of which registers form the path. This will tell you where the maximum delays are, usually due to long chains of logic such as adders/multipliers etc.

Try to determine where in your circuit the long delays are.



Click on the "Hold Summary" report for the Fast 100mV 0C. This will list the minimum hold time slack value over all paths in the circuit. The End Point TNS is the *total* negative slack summed over all paths and can give you an idea of how extensive the timing problems are.

If this value is negative, then your circuit has timing problems somewhere. Usually, the Hold time slacks are positive, but you should check them anyway.



Mark down the following values, which you should include in your report:

Slow 1100mV 85C Model *Fmax* = \_\_\_\_\_

List the Worst-case Timing paths for the Setup times.

To try and get a passing timing analysis tell the timing analyzer that your clock period is *8ns* (corresponding to a clock frequency of 125MHz). Enter the following single line into the file:

```
create_clock -period 8 [get_ports {clk}]
```

The Timing Analyzer will read the .sdc file and use the constraint information when doing its analysis.

Recompile the project and look at the new timing analysis report. Does your circuit now pass the timing analysis?

Mark down the following values, which you should include in your report:

Requested *Fmax* = \_\_\_125 MHz\_\_\_\_\_\_

Fast 1100mV 0C Model *Hold* Slack Value = \_\_\_\_\_\_

Slow 1100mV 85C Model *Setup* Slack Value = \_\_\_\_\_\_

Slow 1100mV 85C Model *Fmax* = \_\_\_\_\_

You should also take a look at the "Flow Summary" after the compilation. In particular, take note of the usage of ALMs (adaptive logic modules). So far, you should only be using a small fraction of the FPGA's logic elements.



Also take a look at the Chip Planner, found in the Fitter report. It gives an overview of how the design was mapped to the FPGA logic array.





#### NOTE: Why don't we also do a timing simulation?

- Recall the following from the lecture on simulation:



- You could do another functional simulation, but you already simulated most of the functionality in lab 2.

### Write up part 1 of the Lab Report

Write up a short report describing the *gNN\_Hash\_Core* circuit that you designed in this lab. This report should be submitted in pdf format.

The report must include the following items:

- A header listing the group number, the names and student numbers of each group member.
- A title, giving the name (e.g. gNN\_ Hash\_Core) of the circuit.
- A description of the circuit's function, listing the inputs and outputs.
- A screenshot of the Flow Summary and of the Chip Planner layout.
- A summary of the timing analyses done at different clock frequency constraint values. This should give the worst-case setup and hold time slack values, as well as the identity (i.e. which registers the path connects) of the worst (if any) failing paths.
- An estimate of how many hashes (the 65-clock cycle process) you could perform per second at the maximum clock rate. From the Flow Summary, how many copies of the Hash Core could you put onto the FPGA? Assuming that these copies could all run at the same maximum clock rate, what would be the total number of hashes per second you could achieve with this FPGA? Why would it be unlikely that you would be able to reach this number?

# Part 2: Pipelining.

In Part 2 of this lab you will implement a *pipelined* version of a sinusoidal function computation.

The circuit takes as input a 13-bit unsigned number (0-8191, representing angles from 0 to pi/2) as the angle and generates a 13-bit unsigned value (0-8191, representing fractional values from 0 to 1) for the sine of that angle.

The angle input values are assumed to be non-negative and cover the range from 0 degrees to 90 degrees. Since both the angle and the sine of the angle are non-negative over this range, we can use unsigned numbers. Values for other angles can be obtained by various symmetry transformations, which we won't do in this lab.

You are to use the fixed-point sine approximation given at: <a href="https://www.nullhardware.com/blog/fixed-point-sine-and-cosine-for-embedded-systems/">https://www.nullhardware.com/blog/fixed-point-sine-and-cosine-for-embedded-systems/</a>

The c-code for this method is shown on the next slide.

Your job is to translate this to VHDL!

```
/*
Implements the 5-order polynomial approximation to sin(x).
@param i angle (with 2^15 units/circle)
                          16 bit fixed point Sine value (4.12) (ie: +4096 = +1 & -4096 = -1)
@return
The result is accurate to within +- 1 count. ie: +/-2.44e-4.
*/
int16 t fpsin(int16 t i)
{
         /* Convert (signed) input to a value between 0 and 8192. (8192 is pi/2, which is the region of the curve fit). */
         /* ----- */
          i <<= 1;
         uint8 t c = i<0; //set carry for output pos/neg
         if(i == (i 0x4000)) // flip input value to corresponding value in range [0..8192)
                   i = (1 << 15) - i;
         i = (i \& 0x7FFF) >> 1;
          /* ----- */
         /* The following section implements the formula:
           = y * 2^{n} * (A1 - 2^{n} * y * 2^{n} * y * 2^{n} * y * 2^{n} * y * 2^{n} * (A1 - 2^{n} * y * 2^{n} 
         Where the constants are defined as follows:
           */
          enum {A1=3370945099UL, B1=2746362156UL, C1=292421UL};
          enum {n=13, p=32, q=31, r=3, a=12};
         uint32_t y = (C1*((uint32_t)i))>>n;
         y = B1 - (((uint32 t)i*y)>>r);
         y = (uint32_t)i * (y>>n);
         y = (uint32_t)i * (y>>n);
         y = A1 - (y >> (p-q));
         y = (uint32_t)i * (y>>n);
         y = (y+(1UL << (q-a-1))) >> (q-a); // Rounding
          return c ? -y : y;
```

Since we are assuming the input angles to be non-negative, we can omit the first part of the algorithm.

The c-code expression (uint32\_t)i is merely placing the 16-bit input into a 32-bit word, where the 16 MSBs are all set to zero.

The expression *nn*UL means that the variable *nn* is an *unsigned long*, which in the C-programming language means a 32-bit integer.

All of the multiplications in this algorithm compute the product of two 32-bit integer (unsigned) operands.

The notation y >> n means shift right by n places. This is equivalent to dividing by  $2^n$ .

These shifts/divisions are there to scale the output of the multiplications and additions back into a 32-bit range. You can implement these merely by throwing away the 16 LSBs of the computation or by doing a shift right by 16 operation and throwing away the 16 MSBs.

You are to implement two versions (in VHDL) of your sine function.

In the first version, store the input and the output in registers (i.e. by using an assignment statement in a clocked process block) but all other computations should be done in a combinational block (i.e. no clock) that sits between the input and output registers.

In the second version, fully pipeline the algorithm by inserting pipeline registers after every multiplication operation. Make sure to *balance all pathways* from the input register to the output register so that they all pass through the same number of registers.

Draw a flow diagram showing all of your operations to make it easier to visualize that the paths are balanced.

#### For each version, do the following:

- Functional simulation using at least 4 different input values as a check to see whether the computation of the sine value is correct. Do this first to make sure your generated sine values are correct, then move to the timing analysis.
- Static timing analysis to see what is the maximum clock frequency.
- Take note of the FPGA resources used by the design (e.g. ALM logic elements and DSP blocks)

# Write up part 2 of the Lab Report

Write up a short report describing the *gNN\_Sine* circuit that you designed in this lab. This report should be submitted in pdf format.

The report must include the following items:

- A header listing the group number, the names and student numbers of each group member.
- A title, giving the name (e.g. **gNN\_ Sine**) of the circuit.
- A description of the circuit's function, listing the inputs and outputs.
- For each version of your design provide the following:
  - A screenshot of the Flow Summary showing the usage of ALM and DSP blocks.
  - Static timing analysis report, showing maximum clock frequency.
  - Functional simulation results for 4 different input values.
- Discussion of the relative merits of your two designs.

## Submit the Lab Report to myCourses

The lab report, and all associated design files (.vhd and .sdc files) must be submitted, as an assignment to the myCourses site.

Only one submission need be made per group (all group members will receive the same grade).

Combine all of the files that you are submitting into one *zip* file and name the zip file gNN\_LAB\_3.zip (where NN is your group number).

The report is due on Tuesday April 2 (later due to the Easter holiday), at 11:59 PM.