# Performance Analysis of $16 \times 16$ , $32 \times 32$ , $64 \times 64$ 2-D Mesh Topologies for Network on Chip

Charanarur Panem, <sup>1</sup> Udaysingh V. Rane, <sup>2</sup> Vinaya R. Gad, <sup>3</sup> A.K.P. Kovendan, <sup>4</sup> D. Sridharan, <sup>5</sup> Rajendra S. Gad<sup>6</sup> and Gourish M. Naik <sup>7</sup>

1,2,3,6,7 Altera SoC Lab., Electronics Department, Goa University, Taleigao, India 4,5 Department of Electronics and Communication, Anna University, Chennai, India Email: 6 rsgad@unigoa.ac.in

Abstract—Network on Chip (NoC) is an up-coming worldview that adapts to the expanding many-sided quality and correspondence prerequisite of future System on Chip (SoC). Numerous topologies with various capacities have been proposed for NoCs, various topologies and parameters are chosen based on different NoC applications. In this paper, we have modeled the Mesh topology for  $4\times 4$  and  $8\times 8, 16\times 16, 32\times 32, 64\times 64$ nodes for varying packets size (0.1 and 16000 kB), queue size (5-200), link bandwidth (10-200 Mbps), link propagation delay (10-200 ms), over CBR (5 and 10 Mbps) and FTP applications. The performance of throughput and propagation delay of packets from given source node to destination node is studied for low (0.512 kB) and high load (64 kB) applications. Point by point similar investigation of the reproduction brings about terms of latency and throughput are displayed. The outcomes can be utilized as a rule for NoC architects to settle on fitting decisions keeping in mind the end goal to accomplish ideal execution for respective applications of future wireless communications systems is to provide sensor data transmission high-data-rate, quality of service (QoS), low cost, speed of wireless access. Multiple-input multipleoutput (MIMO) wireless technology meet these demands spectral efficiency, and improved link reliability.

*Index Terms*—NoC (Network on Chip), SoC (System on Chip), Mesh Topology, Verification, MIMO.

### I. INTRODUCTION

Tremendous developments in VLSI technology as per International Technology and Roadmap for Semi-conductors (ITRS), the Integrated Circuit (IC) productions organizations started producing single silicon chips with thousand billion integrated transistors each, utilizing nano-meter design [1]. This allows integration of thousands of homogenous and heterogeneous parts together to give full usefulness of an application on a single chip called System on Chip (SoC). When there are thousands of homogenous or heterogeneous Intellectual Property (IPs), the communication between various IP blocks become the focus of designing high performance and reliable SoC [2], [3]. With great deal of IPs, the bus and point-topoint technology; clearly it'll cause a high value, as well as interconnect delay, power consumption and traffic collision. Likewise conventional transport based interconnect structures can't scale adequately past a specific number of imparting assets, consequently, turning into a bottleneck toward the billion transistor chip [2]. To adapt to the wastefulness of transports, VLSI analysts, concocted a novel packet based interconnect design for future SoCs—Network on Chip (NoC). The thinking is to relate various resources on a chip through a framework where correspondence happens using groups rather than interfacing the advantages by method for dedicated wires.

MIMO utilizes various radio wires at both the transmitter and receiver to enhance the correspondence execution in remote systems. MIMO innovation has pulled in consideration inWC, in light of the fact that it offers critical increments in information throughput and connection extend without extra data transmission or transmit control. It accomplishes this by higher unearthly productivity (more bits every second per hertz of data transfer capacity) and connection unwavering quality or differing qualities (lessened blurring). As a result of these properties, MIMO is flow subject of global remote research. In this paper concentrating on outline of remote systems utilizing network topology. That is execution usin Noc Platform. Here presented work topologies for MIMO application.

NoC has been proposed as a highly structured and scalable solution to address communication problems in SoC. On chip interconnection network provides advantages over dedicated wiring and buses, i.e. low-latency, low-power consumption and scalability. Each resource should be contacted to a switch in the network via a network interface (NI). More topologies have been discussed for this switch network includes 2D Mesh, Folded Torus, Ring, Butterfly Fat Tree, Octagon and irregular connection net-works. The most of place efficient ones on a 2D Mesh and binary tree [4]. There is favorable position in work topology [7] as it has its own particular manner of steering called source directing. This component in this topology gives a proficient encoding of way data with just few bits. Obviously every jump is adequately encoded with just two bits. As the bundle which is entering the switch is sustained with a precharacterized choice about the goal port, outlining of switch is made fundamentally basic. Since the header is made with just couple of bits, the plan is basic and additionally the system not reliant with the size.

This paper organized to first section introduction of MIMO, NoC, Second section discuss the state of art NoC technology, and third section modeling of the proposed mesh topology, introduced different mesh topologies, discuss the results

analysis. At last fourth stage is the discussion and conclusion of proposed system.

#### II. LITERATURE SURVEY AND STATE OF THE ART IN NOC

Some related works for the parking space management system based on wireless sensor networks are reviewed in this.

## A. Topology Methodologies

Many researchers are found proposing demonstration of NoC in simulating environment in analytical and simulation based model in 2 & 3-dimensions for various types of topologies like as mentioned above. Topologies such as mesh, torus, octagon, SPIN, BFT etc. were analyzed for performance i.e. delay parameters [25]. Source directing i.e. the source hub decides just its neighboring hubs that are included in message conveyance is utilized for work topology. For the situation of Octagon, embrace the various leveled addressbased directing. BFT, CLICHE, and Folded Torus give bring down throughput than SPIN and Octagon. The 2D work and 2D torus interconnection systems has been assessed, where they actualized both with and without affirmation instrument and parcels has been sent utilizing uniform movement design. Comes about demonstrate that, the torus has a decent execution and quick when affirmation instrument is utilized and work perform better when without affirmation component is utilized [26], [28].

Facilitate, structures on these topologies are homogenous and heterogeneous in nature which depend on customization and parameterization abilities implanted in it, wherein the vast majority of the NoC bolster homogenous models which can be tweaked each time according to the application necessity and is more proficient in term of region, power, latency. NoC recreation and assessment stage permitting planners to reenact and assess the NoC execution with various system arrangement parameters. The proposed stage has been actualized in System to be effectively adjusted with a specific end goal to adjust distinctive reenactment procedures and spare the reproduction time. The switch task based plan strategy is utilized for situation of processing elements (PE) on first layers and their limited association with the switches is put on the second layer. Ikki Fujiwara et al [24], presented execution corruption by deactivated centers in 2-D Mesh NoCs [6], [23], The impacts of deactivated centers on the execution of the system onchips (NoCs) intensive cycle-exact system reproductions. It is cleared up that the area of the deactivated center emphatically influences the dormancy and the throughput. Organize on Chip (NoC) speaks to a promising arrangement as interconnect for MPSoC Systems. A great deal of research has been led on NoC plan, in any case, more work is required as far as down to earth configuration issues. They talked about the proposition to the future many center NoC structures utilized by star, various leveled star, and fat-tree arrange topologies and huge size switches. Their NoC arrangement utilizes the measurement arrange directing XYZ, wormhole exchanging, and input virtual channels lining. They have blended the RTL model of the switch design utilizing FPGA Xilinx XC3S1600E. They have additionally tried the composed switch on account of topology 3D-work  $(n \times n \times n)$  and think about it against a  $(n \times n)$  2D outline [27], [34], [44].

#### B. Routing Architectures and Related Research

Once the architecture is decided the routing architecture plays important role of implementing functionality of simple switching to intelligent routing. The switching techniques are classified based on network characteristics. There are two types of switching i.e. circuit switching which reserve path and packets switching which established path while traversing. The bundle exchanging is named wormhole, store and forward and virtual slice through exchanging. For circuit exchanging systems, switches are planned with no buffering while bundle switch arranges some buffering is required as the information is full bosomed. Wang zhang et al proposed engineering of 2 dimensional work topology, planned with Odd–Even (OE) directing calculation [14]. Routing can be centralized, source, distributed or multiphase which are usually implemented lookup table or finite state machines. The implementation can be altered from deterministic approach for adaptability depends on the runtime situations of networks. Assessment comes about demonstrate that source directing gives higher dormancy and throughput execution when contrasted with comparing disseminated routing [15], [21], introduced a novel low dormancy, high throughput and blame tolerant 3D-Network on-Chip, steering calculation named Look Ahead Fault Tolerant directing calculation (LAFT). They executed the proposed calculation on a genuine 3D-NoC engineering (3D-OASIS-NoC) which has demonstrated great execution, versatility and robustness, conclude that our proposed calculation effectively gives adaptation to internal failure and elite at a sensible, low equipment cost.

#### C. Flow Control and Link Management

Flow control determines how arrange assets like channel transfer speed, cushion limit and control state are assigned to bundle navigating over system. The cushioned stream control has a few variations like credit based stream, handshaking signal, recognize stream control, slow down/go stream control and T-mistake stream control. Umamaheswari S et al, proposed runtime cushion administration to enhance the execution in unpredictable Network-on-Chip design. The sporadic work NoC where a few connections might be broken or a few switches might be missing. A versatile directing calculation is utilized to course the parcels dependably to any piece of the unpredictable work NoC [2], [8], [12]. One can find congestion avoidance methods for proper link management. There is concept of virtual channel which established which split single channel into two paths for packets to be routed which reduces latency, deadlock avoidance, performance improvement, QoS by means of guaranteed traffic. Hence high number of buffer strength and more number of virtual channels will reduce contentions in network. A. M. Rahmani et al., proposed a proficient design for 3D stacked work NoC to upgrade framework execution, diminish control utilization, enhance the framework unwavering quality, and alleviate warm issues. The adequacy of the proposed engineering with respect to normal parcel inertness, control utilization, and pinnacle temperature has been exhibited by test comes about utilizing the manufactured and in addition the practical activity loads [9–11]. Adusumilli Vijaya Bhaskar et al. [31], presented an investigation of the impact of virtual channels on the execution of Network-on-Chip. From the recreation comes about one can watch that the system throughput and inertness increments upto a specific number of virtual channels independent of the movement design utilized, past which there is very little change in throughput and dormancy. Mingyang Kyungsu Kang et al., discuss Financially Design of Mesh-of-Tree Interconnect for Multicore Clusters With 3-D Stacked L2 Scratchpad Memory. They exhibited another TSV sharing technique for a financially savvy outline of 3-D MoT interconnect that can be coordinated in a multicore group where a 3-D multibanked shared L2 SPM is stacked on the multicore bite the dust.

## D. Packet Loss and Error Over Transmission

While performing congestion management there is every possibility of faults over links. Also the crossover talks across the links in networks can introduce packet loss and hence few researchers have explored the possibility of implementing fault tolerant error detection and correction techniques over transmission links. Lalit Kishore Arora, Rajkumar have examined the parcel misfortune amid the connection down in work interconnection organize topology with source steering utilizing reproduction. Jie Cen and Cheng Li,Paul Gillared have portrayed a reenactment structure for work interconnection arrange,Investigation and assessment has been done on work interconnection arranges on various activity designs utilizing recreation on NS2 [13], [17–19].

## E. Energy Optimization and Quality of Service (QoS)

Advance research work is found in latency and energy optimization for Quality of services (QoS). Many researcher have worked on latency of operation and hence various levels of latency matrix are offered. Hence one can find various architectures for optimizing the guaranteed bandwidth and Best effort for QoS using various arbitration algorithms like round robin, FCFS, Priority, and Priority based round robin wherein later are used for guaranteed traffic. Reetuparna Das et alproposed Aérgia: Exploiting Packet Latency Slack in On-Chip Networks. They present the idea of bundle slack and describe it with regards to on-chip systems. So as to adventure bundle slackWhile the proposed topology gives a few enhancements (e.g., expanded data transfer capacity, diminished dormancy) over standard work, it successfully copies the quantity of connections making switches costly [10], [23], [29], [30].

In this paper, we simulate mesh topology of NoC keeping the routing and switching strategies constant and assessing the performance of the said topology in terms of max end-to-end latency, and throughput using a network simulator.

#### III. MODELLING OF MESH TOPOLOGY

We consider some variants of 2D Mesh topology in this paper for study. In this topology each switch is connected to four neighboring switches and one resource. The number of switches is equal to the number of resources. The resources and the switches are connected through communication channels. A channel consists of two unidirectional links between two switches or between a switch and a resource. We apply the deterministic XY routing algorithm for this topology. Meshbased NoCs are receiving attention because of their modularity and the ability to expand by adding new nodes and links without any modification of the existing node structure. One advantage of a mesh is that it can be partitioned into smaller meshes, which is a desirable feature for parallel applications. Some of the most important performance parameters that are used in evaluating the NoCs, are defined in this section briefly. Latency over Network, presents the required time to transfer n bytes of payload from its source to its destination. Latency consists of routing delay, contention delay, channel occupancy and overhead. Bandwidth over communication is the amount of data that can be moved using a communication link in a unit time period. Throughput is the total number of received packets by the destinations per time unit. Packet Loss happens when one or more packets do not reach their destination due to the error introduced by the network, the contention for network link or lack of buffer space etc. NS-2 is an open source, object-oriented and Tcl. Its a very common and widely used tool to simulate small and large area networks. Due to similarities between NoCs and networks, NS-2 has been a choice of many NoC researchers to simulate and observe the behavior of a NoC at a higher abstraction level of design. It has a huge variety of protocols and various topologies can be created with little effort. Moreover, customized protocols for NoCs can easily be incorporated into NS-2. The parameters for routers and links can easily be scaled down to reflect the real situation on a chip. Based on this fact, we have successfully simulated a 16 node 2D mesh based NoC using our reliable protocol for safe delivery of packets.

## A. Simulation Environment

For the evaluation of event-driven simulator has been developed for the simulator models a 16 and 64-nodes, 256 1024, 4096 nodes 2-D mesh ( $4 \times 4$  and  $8 \times 8$ ,  $16 \times 16$ ,  $32 \times 32$ ,  $64 \times 64$ ) in which routing decision will be taken at input node using source routing methodology. Each node is connected with peer-to-peer twodirectional serial links. The connections are resource-router and router-router base having Transmission Control Protocol (TCP) with static routing table which established the path using shortest path algorithm. The Queue is drop tail type. The transport agent attached to source node N(0) is TCP and two different traffic pattern applications namely FTP and CBR were tested. FTP is use to transmit bulk data and CBR is use to generate packet at constant bit rate and transmit to destination node. Here four types of scenarios are modeled as descried in Table I. These scenarios are revolving round the parameters by varying CBR or FTP,

TABLE I Various Scenarios of  $4\times4$  and  $8\times8$ ,  $16\times16$ ,  $32\times32$ ,  $64\times64$  Mesh Topologies over FTP and CBR Traffic Applications.

| NoC Model Parameter                                                                                               |                                                                                                                  | Parameter Constraint applied in NS2                                                                                     |                                                                                                            |
|-------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|
| Topology                                                                                                          |                                                                                                                  | Mesh                                                                                                                    |                                                                                                            |
| Connections                                                                                                       |                                                                                                                  | Resource-router, router-router                                                                                          |                                                                                                            |
| Transmission protocols                                                                                            |                                                                                                                  | Transmission Control Protocol (TCP)                                                                                     |                                                                                                            |
| Routing scheme                                                                                                    |                                                                                                                  | Static                                                                                                                  |                                                                                                            |
| Routing protocol                                                                                                  |                                                                                                                  | Shortest path                                                                                                           |                                                                                                            |
| Queue mechanism                                                                                                   |                                                                                                                  | Drop tail (FIFO)                                                                                                        |                                                                                                            |
| Simulation time                                                                                                   |                                                                                                                  | 20 s                                                                                                                    |                                                                                                            |
| Number of nodes                                                                                                   |                                                                                                                  | $4\times4$ (16 nodes) and $8\times8$ (64 nodes), $16\times16$ (256 nodes), $32\times32$ (1024), $64\times64$ (4096)     |                                                                                                            |
| Scenario 1                                                                                                        | Scenario 2                                                                                                       | Scenario 3                                                                                                              | Scenario 4                                                                                                 |
| CBR: 10 Mbps; Link delay:<br>10 ms; Link BW: 10 Mbps<br>Queue size: 100; Varying<br>packet size: 0.1 to 16 000 kB | CBR: 10 Mb/s; Link delay:<br>10 ms; Link BW: 10 Mbps<br>Queue size: 5–200; Fixed<br>packet size: 0.512 and 64 kB | CBR: 10 Mb/s; Link delay:<br>10 ms; Link BW varying: 10–<br>200; Queue size: 100; Fixed<br>packet size: 0.512 and 64 kB | CBR: 10 Mb/s; Link delay: 10–200 ms; Link BW: 10 Mbps; Queue size: 100; Fixed packet size: 0.512 and 64 kB |



Fig. 1. Throughput vs. packet size for  $4\times4$  and  $8\times8, 16\times16, 32\times32, 64\times64$  Mesh topology for CBR and FTP application.

link delay and bandwidth, queue size and packets size. All these modeled parameters are described as a script file using Tcl. The parameters chosen for simulation are shown in Table I under various scenarios. Here, node N(0) and node N(253) were fixed as source and destination node respectively for simulation.

# Scenario-1: Throughput and delay calculation with varying packet size

The link bandwidth and delay of link was kept constant at 10 Mbps and 10 ms, the bulk data size and constant data was generated using FTP and CBR (10 Mbps) rate application with varying packet size generated. It is observed (Fig. 1) that for FTP and CBR application as the packet size increases throughput increases linearly initially and saturates for packet size in range of 6–512 kBps having maximum value of 619 kBps which is corresponding to 4.952 Mbps (close to 50% of the bandwidth since it is simplex link) and later degrades. The throughput for the  $4\times4, 8\times8$  is higher than the  $16\times16, 32\times32, 64\times64$  mesh topology which is due to higher length of path.

Further, we also studied the performance of delay (Fig. 2) using FTP and CBR (10 Mbps) rate application with varying



Fig. 2. Delay per packet vs. Packet size for  $4\times4$  and  $8\times8, 16\times16, 32\times32, 64\times64$  Mesh topology for CBR and FTP application.

packet size generated. It is observed (Fig. 1) that for FTP and CBR application as the packet size increases delay slowly increases and is highest from the 1000 to 10,000 packet size and later drop down drastically. This decrease is due to drop in the throughput from 4.952 Mbps to 320 bps. The delay for the  $64\times64,32\times32,16\times16$  is higher than the  $8\times8,4\times4$  mesh topology which is due to higher path length.

# Scenario-2: Throughput and delay calculation with varying queue size with low and high load packets

In this scenario we kept each link bandwidth at 10 Mbps, propagation delay of the each link at 10 ms, the bulk data size and constant data was generated using FTP and CBR (10 Mbps) rate application with varying queue size from 5 to 200. It is observed (Fig. 3) that the performance of low load i.e. 0.512 kB is very low as compared to high load of 64 kB having factor of 4–5 times. This is because at low load of 0.512 kB the network resource i.e. queues size is not utilized efficiently. Also it may be noted that the within the low load, the  $4\times 4$  topology has higher throughput as compared to  $8\times 8, 16\times 16, 32\times 32, 64\times 64$  topology due to short path



Fig. 3. Throughput vs. queue size.



Fig. 4. Delay per packet vs. queue size.

length. This holds same for high load packets wherein the  $4\times 4$  topology has higher delay throughput as compared to  $8\times 8, 16\times 16, 32\times 32, 64\times 64$  topology due to short path length.

Similar performance was studied for transmission delay from N(0) to N(15) and N(0) to N(64), N(0) to N(256) source and destination node respectively. It is observed (Fig. 4) that the delay performance of low load i.e. 0.512 kB is very low as compared to high load of 64 kB having factor of 4–5 times on an average. This is because at low load of 0.512 kB the network resource i.e. queues size is not utilized efficiently. Further it may be noted that within the low load, the  $4\times4$  topology has better performance over transmission delay as compared to  $8\times8, 16\times16, 32\times32, 64\times64$  topology. It may be noted that the delay performance over higher load is saturating at the queue size of 40. This could be the optimized size of the queue at that packets size of 64 kB. It may be noted that from queue size of 10 to 40 the delay performance is gradually increasing linearly and here it is again better performance



Fig. 5. Throughput vs. bandwidth.

for transmission delay over  $4 \times 4$  topology as compared to  $8 \times 8$ ,  $16 \times 16$  topology, which is due to higher path length.

# Scenario-3: Throughput and delay calculation with varying link Bandwidth for low & high load packets

In this scenario we kept queue size as 100, propagation delay of the each link at 10 ms, the bulk data size and constant data was generated using FTP and CBR (10 Mbps) rate application with varying link bandwidth from 10 to 200. It is observed (Fig. 5) that the throughput performance for low load i.e. 0.512 kB is very low below 100 kB compared to high load of 64 kB having average factor of 20–25 times. This is because at low load of 0.512 kB the bandwidth is not exploited and so throughput remains very low. At the high load of 64kB FTP performs better as compared to CBR, as CBR rate is low to exploit the given bandwidth and hence it remains saturated even after increasing bandwidth. While the FTP application the bandwidth is linearly increasing as the bandwidth increases and it is found to be best for  $4 \times 4$  topology as compared to  $8 \times 8$ ,  $16 \times 16$ ,  $32 \times 32$ ,  $64 \times 64$  topology due to path length.

Similar performance was studied for transmission delay from N(0) to N(15) and N(0) to N(64), N(0) to N(256) source and destination node respectively. It is observed (Fig. 6) that the delay performance of low load i.e. 0.512 kB is better as compared to high load of 64 kB having factored of 4–5 times on an average between bandwidth of 10–40 Mbps. The high performance of transmission delay is due to size of the packets 128 times smaller than high load packet. The initial delay is high for the low link bandwidth within 10–40 Mbps as for the higher load the bandwidth is not enough for transmission, which is satisfies after at 40 Mbps for 64 kB load.

# Scenario-4: Throughput and delay calculation with varying propagation delay of link with low & high load packets

In this scenario we kept queue size as 100, link bandwidth from 10 Mbps and the bulk data size and constant data was generated using FTP and CBR (10 Mbps) rate application with varying link propagation delay each link within 10–200 ms. It is observed (Fig. 7) that the throughput performance for



Fig. 6. Delay per packet vs. bandwidth.



Fig. 7. Throughput vs. link delay.

low load i.e. 0.512 kB is very low below 100 kB compared to high load of 64 kB factor of 4–5 times, having average value of having average of 400 kB. The throughput of the high load decreases as the link propagation delay increases. The  $4\times 4$  topology performs better compared to  $8\times 8, 16\times 16, 32\times 32, 64\times 64$  due to low path length. The decrease in performance at the higher propagation delay is natural and implicit.

Similar performance was studied for transmission delay from N(0) to N(15) and N(0) to N(64), and N(0) to N(256) source and destination node respectively. It is observed (Fig. 8) that the delay performance is better over topologies as compared to scenarios 2 and 3 which was for high and low loads. It is found that the  $8\times 8$  topology the delay performance worst 1.5 factor times. The transmission delay remains within average value of 1.5 ms for high load packets i.e. 64Kbyts; using FTP and CBR (10 Mbps) rate application. This could be because as the propagation delay increases the packets transvers time matches with that of propagation delay and



Fig. 8. Delay per packet vs. link delay.

system is seems to be in unison within specific propagation link days limits. While in other application low load  $8\times 8, 16\times 16$  topology and  $4\times 4$  load topology the packets delay performance degrades.

#### IV. DISCUSSION AND CONCLUSION

Choosing suitable parameter for NoC architectures is an important issue in NoC design and implementation so as to bringing the NoC paradigm to real applications. Here, we have presented and developed simulation and verification platform to measure the NoC performance in terms of network delay and throughput. The proposed platform has been designed and implemented in mesh topology. Here we have proposed a NoC platform to meet the requirements of the target applications by customizing parameters. The designers can configure various heterogeneous and homogenous network topologies, flow control mechanisms and routing algorithms as well as configure a various regular applications. Here we have evaluated the performance of standard mesh-based NoC architecture. Each node is connected with point-to-point bidirectional serial links. Our work briefly compares the performance of the NoC, for the throughput and delay. Using different attributes, like varying packet size; FTP traffic gives better performance as compared to CBR traffic. The varying packet size has little effect on throughput performance in FTP but significance effect in CBR up to packet size of 25 kB. With respect to delay CBR traffic performance is better than FTP traffic, as packet size increases, the delay increases in FTP but there is not much change in delay in CBR traffic. Varying Queue size with high load packets, FTP traffic gives better performance as compared to CBR traffic, throughput increases with increase in queue size in FTP. Delay increases as queue size increases in FTP and CBR traffic. Link Bandwidth for low load and high load, is total with varying link bandwidth for low and high load FTP traffic, which gives better throughput as compared to CBR traffic and delay decreases as bandwidth increases in both the traffic. Propagation delay of link with low load and high load, Throughput decreases as propagation delay of link

increases for FTP traffic with low and high load. Better in FTP traffic, delay per packet increases as propagation delay of link increases in both the cases. The extension of these work is to evaluate the lowest drop probability using different CLICH, Folded Torus, BFT algorithm, then will be find the good topology of the system.

Hence the simulations, considerable end-to-end throughput enhancement, and a reduction in average delay was measured when using  $4 \times 4, 8 \times 8, 16 \times 16, 32 \times 32, 64 \times 64$  mesh topologies. Using such a technologies appropriately, higher service support can be provided to clients with increased throughput while meeting more efficiently QoS requirements demanded by today's applications. Finally a simple sensible situation was exhibited which highlighted how  $4 \times 4, 8 \times 4$  $8,16 \times 16,32 \times 32,64 \times 64$  work topologies help in the versatility of WMNs. It was highlighted that when WMNs are gently stacked, the future extent of MIMO STBC modes can be used to boost scope utilizing a negligible number of  $4\times4, 8\times8, 16\times16, 32\times32, 64\times64$  work switches. Additionally work, it was noticed that for direct work switch interface separates, the MIMO modes perform best while for longer separation joins, STBC MIMO modes accomplish the best execution because of the accessibility of differing qualities pick up.

Acknowledgements: Authors would like to acknowledge financial assistance from University Grant Commission (UGC, New Delhi) under Innovative Program in Embedded System, Department of Electronics and Information Technology (DeitY, New Delhi) for Visveshvaraya, PhD-Scheme. Author Mrs. Vinaya Gad would like to thank UGC, for granting Faculty Improvement program to do full time research at Goa University. They are also grateful to ALTERA Inc. USA for establishing 'ALTERA SoC Laboratory' at the Department of Electronics, Goa University, Goa, India.

#### REFERENCES

- L. Benini and G. De Micheli, "Networks on chips: A new SoC paradigm," *IEEE Computer Magazine*, vol. 35, no. 1, pp. 70–78, Jan. 2002.
- [2] Shashi Kumar, Axel Jantsch, Juha-Pekka Soininen, et al. "A network on chip architecture and design methodology," in *Proceedings of the IEEE Computer Society Annual Symposium on VLSI (ISVLSI' 02)*, 2002.
- [3] Resve Saleh, Steve Wilton, Mirabbasi, et al. "System-onchip: reuse and integration", in *Proc. of the IEEE*, vol. 94, no. 6, 2006.
- [4] U. Ogras, J. Hu, and R. Marculescu, "Key research problems in NoC design: A holistic perspective," in Proc. IEEE/ACM/IFIP Int'l Conf. Hardware/Software Co-design and System Synthesis, 2005, pp. 69–74.
- [5] W. J. Dally and B. Towles, "Route packets, not wires: on-chip interconnection networks," in *Proceedings of the Design Automation Conference*, Las Vegas, NV, June 2001, pp. 684–689.
- [6] Thanh-Vu Le-Van, Xuan-Tu Tran, and Dien-Tap Ngo, "Simulation and performance evaluation of a network-on-chip architecture based on systemC," in *The 2012 International Conference* on Advanced Technologies for Communications (ATC 2012), 978-1-4673-4352-7/12/\$31.00 ©2012 IEEE.
- [7] B. M. K. Potti, M. V. Subramanyam, and K. Satya Prasad, "Hybrid genetic optimization to mitigate starvation in wireless mesh networks," *Indian Journal of Science and Technology*, vol. 8, no. 23, pp. 1–10, Sep. 2015.
- [8] Zhiliang Qian, Da-Cheng Juan, Paul Bogdan, Chi-Ying Tsui, Diana Marculescu, and Radu Marculescu, "A comprehensive and accurate latency model for network-on-chip performance analysis," in *IEEE/ACM ASP-DAC'14*, Singapore, 22 Jan. 2014.

- [9] Zhiliang Qian, Paul Bogdan, Chi-Ying Tsui, and Radu Marculescu, "Performance evaluation of noc-based multicore systems: from traffic analysis to NoC latency modelling," ACM Transactions on Design Automation of Electronic Systems (TODAES), vol. 21, no. 3, July 2016.
- [10] A. M. Rahmani et al., "Congestion aware, fault tolerant, and thermally efficient inter-layer communication scheme for hybrid NoC-bus 3D architechtures," in *Proc. NOCS*, 2011, pp. 65–72.
- [11] Sudhanshu Choudhary and Shafi Qureshi, "Performance evaluation of mesh-based NoCs: Implementation of a new architecture and routing algorithm," *International Journal of Automation and Computing*, vol. 9, no. 4, pp. 403–413, Aug. 2012. DOI: 10.1007/s11633-012-0661-1.
- [12] Sudhanshu Choudhary and Shafi Qureshi, "Performance evaluation of mesh-based NoCs: Implementation of a new architecture and routing algorithm," *International Journal of Automation and Computing*, vol. 9, no. 4, Aug. 2012.
- [13] S. Umamaheswari, et al, "Runtime buffer management to improve the performance in irregular Network-on-Chip architecture", Springer, Sadhan, vol. 40, no. Part 4, June 2015, pp. 1117–1137, Indian Academy of Sciences ,S, U., D, M. & PERINBAM J, R. P. Sadhana (2015) 40: 1117. Doi:10.1007/s12046-015-0378-2.
- [14] Mingyang Zhu, Jinho Lee, and Kiyoung Choi, "An adaptive routing algorithm for 3D mesh NoC with limited vertical bandwidth" 978-1-4673-2658-2/12/\$31.00 ©2012 IEEE.
- [15] Wang Zhang, Ligang Hou, Lei Zuo, and Zhenyu Peng, "A network on chip architecture and performance evaluation," in 2010 Second International Conference on Networks Security, Wireless Communications and Trusted Computing.
- [16] Saad Mubeen and Shashi Kumar, "Designing efficient source routing for mesh topology network on chip platforms," in 13th Euromicro Conference on Digital System Design: Architectures, Methods and Tools, 2010.
- [17] Pratiksha Gehlot and Shailesh Singh Chouhan, "Performance evaluation of network on chip architecture," in *International Conference* on Emerging Trends in Electronic and Photonic Devices & Systems(ELECTRO-2009), 2009.
- [18] Lalit Kishore Arora and Rajkumar, "Simulation and analysis of packet loss in mesh interconnection networks," in *National Conference on Development of Reliable Information Systems, Techniques and Related Issues (DRISTI)* 2012, Proceedings published in International Journal of Computer Applications® (IJCA).
- [19] Sara Akbari and Ali Shafiee, "AFRA: A low cost high performance reliable routing for 3D mesh NoCs," 978-3-9810801-8-6/DATE12/ c 2012 EDAA.
- [20] Akram Ben Ahmed and Abderazek Ben Abdallah, "Architecture and design of high-throughput, low-latency and fault tolerant routing algorithm for 3D-network-on-chip (3D-NoC)," http://web-ext.uaizu.ac. jp/~benab/publications/journals/super13/super13\_preprint.pdf.
- [21] Sunghyun Park, Tushar Krishna, Chia-Hsin Owen Chen, Bhavya Daya, Anantha P. Chandrakasan, and Li-Shiuan Peh, "Approaching the theoretical limits of a mesh NoC with a 16-node chip prototype in 45nm SOI," in *DAC 2012*, June 3–7, 2012, San Francisco, California, USA. Copyright 2012 ACM ACM 978-1-4503-1199-1/12/0.
- [22] Reetuparna Das, Onur Mutlu, Thomas Moscibroda, and Chita R. Das, "Aérgia: exploiting packet latency slack in on-chip networks," in ISCA'10, Saint-Malo, France. Copyright 2010 ACM, June 19–23, 2010, 978-1-4503-0053-7/10/06.
- [23] Shan Yan and Bill Lin, "Design of application-specific 3D networkson-chip architectures," in *Computer Design*, 2008. ICCD 2008. IEEE International Conference, vol., no., pp. 142–149, 12–15 Oct. 2008.
- [24] Ikki Fujiwara et al, "Performance degradation by deactivated cores in 2-D mesh NoCs," in 2013 IEEE 7th International Symposium on Embedded Multicore/manycore System-on-Chip, 978-0-7695-5086-2/13\$26.00 © 2013 IEEE DOI 10.1109/MCSoC.2013.
- [25] "A comparative study of different topologies for network-on-chip architecture," *International Journal of Computer Applications* (0975–8887) "Recent Trends in Engineering Technology-2013."
- [26] Mazen Khaddour and Omar Hammami, "Design and performance evaluation of mesh of trees NoC based 8 ProcessorsMPSOC," http://www.lirmm.fr/socsip/images/stories/Design\_and\_Performance\_ Evaluation\_of\_Mesh\_of\_Trees\_NoC\_based\_8\_Processors.Pdf.
- [27] Lalit Kishore Arora et al. "Performance analysis of interconnection networks for packet delay using source routing," Special Issue of International Journal of Computer Applications, on Issues

- and Challenges in Networking, Intelligence and Computing Technologies–ICNICT 2012, Nov. 2012.
- [28] A. Jerraya, H. Tenhunen, and W. Wolf, "Multiprocessor systm-on-chips", IEEE Computer Magazine, vol. 38, no. 7, pp. 36–40, July 2005.
- [29] Naoya Onizawa et al, "High-throughput compact delay-insensitive asynchronous NoC router," *IEEE Transactions on Computers, Digital Object Identifier*, 10.1109/TC.2013.81,0018-9340/13/\$31.00 ©2013 IEEE.
- [30] Adusumilli Vijaya Bhaskar et al, "A study of the effect of virtual channels on the performance of network-on-chip," in 2015 IEEE Student Conference on Research and Development (SCOReD), 978-1-4673-9572-4/15/\$31.00© 2015 IEEE.
- [31] J. Flich, P. lopez, M. P. Malumbers, and J. Duato, "Improving the performance of regular networks with source routing," in *Proceeding of* the IEEE International Conference on Parallel Processing, pp. 353–361, 21–24 Aug. 2000.
- [32] Rohit Sunkam Ramanujam et al, "Design of a high-throughput distributed shared-buffer NoC router," in 2010 Fourth ACM/IEEE International Symposium on Networks-on-Chip, 978-0-7695-4053-5/10,\$26.00 ©2010 IEEE DOI 10.1109/NOCS.2010.17.
- [33] H. Amir, M. Zaytoun et al, "Implementation and evaluation of large interconnection routers for future many-core networks on chip," in 2012 IEEE 14th International Conference on High Performance Computing and Communications, 978-0-7695-4749-7/12\$26.00 ©2012 IEEE, DOI 10.1109/HPCC.2012.77
- [34] Mukund Ramakrishna et al, "GCA: Global congestion awareness for load balance in networks-on-chip," *IEEE Transactions on Parallel and Distributed Systems (TPDS)*, DOI 10.1109/TPDS.2015.2477840.
- [35] Jie Chen et al, "Performance evaluation of three network-on-chip(NoC) architectures (Invited)," in IEEE International Conference on Communications in China: Communications QoS and Reliability (CQR), 978-1-4673-2815-9/12/\$31.00 ©2012 IEEE.
- [36] Zvika Guz et al, "Network delays and link capacities in application-specific wormhole NoCs", in VLSI design, Hindawi

- Publishing Corporation, vol. 2007, Article ID 90941, p. 15, Doi: 10.1155/2007/90941.
- [37] Junbok You et al, "Bandwidth optimization in asynchronous NoCs by customizing link wire length," ICCD 2010 Reception, https://pdfs. semanticscholar.org/5441/b6a9c78a9e406bdfcbbe735443cf302fcafe.pdf.
- [38] Gilbert Hendry et al, "Analysis of photonic networks for a chip multiprocessor using scientific applications," http://people.eecs.berkeley. edu/~kubitron/papers/parlab/Gilbert2009.pdf.
- [39] Luca P. Carloni and Partha Pande, "Networks-on-chip in emerging interconnect paradigms: Advantages and challenges," in NOCS'09 Proceedings of the 2009, 3rd ACM/IEEE International Symposium on Networks-on-Chip, pp. 93-102, IEEE Computer Society Washington, DC, USA © 2009.
- [40] B. Krzanich, CES2014Keynote. http://www.intel.com/content/www/us/en/events/intel-ces-keynote.html.
- [41] Brett Stanley Feero and Partha Pratim Pande, "Networks-on-chip in a three-dimensional environment: a performance evaluation," *IEEE Transactions on Computers*, vol. 58, no. 1, Jan. 2009.
- [42] Vitor de Paulo and Cristinel Ababei, "3D network-on-chip architectures using homogeneous meshes and heterogeneous floorplans," *International Journal of Reconfigurable Computing*, vol. 2010, (2010), Article ID 603059, p. 12, http://dx.doi.org/10.1155/2010/603059.
- [43] Yahia Salah, Yahia Said, Mohsen Ben Jemaa, and Salah Dhahri, Mohamed Atri, "Cost/performance evaluation for a 3D symmetric NoC router," in *IEEE IPAS'14: International Image Processing Applications* and Systems Conference 2014, 978-1-4799-3866-7/14/\$31.00 2014 IEEE.
- [44] Mohammad Jabbar, Dominique Houzet, and Omar Hammami, "Impact of 3D IC on NoC topologies: A wire delay consideration," in 2013 Euromicro Conference on Digital System Design, DSD 2013, Sep. 2013, Santander, Spain. DSD'2013 Proceedings, 2013, pp. 68–72. https://hal. archives-ouvertes.fr/hal-00938984.