

# **Utility Reduced Logic**

DS0482 April 24, 2009

**Product Specification** 

#### Introduction

The Utility Reduced Logic core takes an input vector and applies a logic reduction function over it to generate a single bit result. The core is intended as glue logic between peripherals.



Figure 2: Utility Reduced Logic in a System

#### **Features**

- Configurable size of the input vector
- Configurable reduced logic operation over the input vector

| LogiCORE™ IP Facts                                                                 |                                    |                   |  |
|------------------------------------------------------------------------------------|------------------------------------|-------------------|--|
| Core Specifics                                                                     |                                    |                   |  |
| Supported Device Family                                                            | See EDK Supported Device Families. |                   |  |
| Version of Core                                                                    | util_reduced_logic                 | v1.00a            |  |
| R                                                                                  | Resources Used                     |                   |  |
|                                                                                    | Min                                | Max               |  |
| Slices                                                                             | 1                                  | 6 <sup>(1)</sup>  |  |
| LUTs                                                                               | 1                                  | 11 <sup>(1)</sup> |  |
| FFs                                                                                | 0                                  | 0                 |  |
| Block RAMs                                                                         | 0                                  | 0                 |  |
| Provided with Core                                                                 |                                    |                   |  |
| _                                                                                  | Product Specification              |                   |  |
| Documentation                                                                      | Product Spe                        | cification        |  |
| Documentation  Design File Formats                                                 | Product Spe                        |                   |  |
| Design File Formats                                                                | -                                  | L                 |  |
| Design File Formats                                                                | VHD                                | L                 |  |
| Design File Formats  Design  Xilinx Implementation                                 | VHD                                | ts                |  |
| Design File Formats  Design  Xilinx Implementation Tools                           | VHDI<br>n Tool Requiremen          | ts                |  |
| Design File Formats  Design  Xilinx Implementation Tools  Verification             | VHDI<br>n Tool Requiremen          | ts                |  |
| Design File Formats  Design  Xilinx Implementation Tools  Verification  Simulation | VHDI<br>n Tool Requiremen          | ts                |  |

<sup>1.</sup> For C\_SIZE=32. The count increases with C\_SIZE.

© 2003-2009 Xilinx, Inc., XILINX, the Xilinx logo, Virtex, Spartan, ISE and other designated brands included herein are trademarks of Xilinx in the United States and other countries. All other trademarks are the property of their respective owners.



## **Utility Reduced Logic Parameters**

Table 1: Utility Reduced Logic Parameters

| Parameter   | Description                                                                          | Туре    |
|-------------|--------------------------------------------------------------------------------------|---------|
| C_SIZE      | The vector size of input bus. Minimum value is 2.                                    | Integer |
| C_OPERATION | The vector operation to perform. The supported functions (f) are: "and", "or", "xor" | String  |

#### **Allowable Parameter Combinations**

There are no restrictions on allowed parameter combinations for this core.

## **Utility Reduced Logic I/O Signals**

Table 2: Utility Reduced Logic I/O Signals

| Signal | Interface | I/O | Description                                                     |
|--------|-----------|-----|-----------------------------------------------------------------|
| Op1    | None      | I   | Input bus [0 : C_SIZE-1]                                        |
| Res    | None      | 0   | One bit output signal. Result from the reduced logic operation. |

# **Parameter-Port Dependencies**

Table 3: Port and parameter dependencies

| Name              | Affects                                    | Depends | Relationship Description |
|-------------------|--------------------------------------------|---------|--------------------------|
| Design Parameters |                                            |         |                          |
| C_SIZE            | Op1 0 to C_SIZE-1 Scale width of input bus |         |                          |
| Port Signals      |                                            |         |                          |
| Op1               |                                            | C_SIZE  | Scale width of input bus |

## **Utility Reduced Logic Register Descriptions**

There are no registers in this core.

2

# **Utility Reduced Logic Interrupt Descriptions**

There are no interrupts associated with this core.



### **Utility Reduced Logic Block Diagram**



Figure 3: Utility Reduced Logic Block Diagram

## **Design Implementation**

### **Design Tools**

The Utility Reduced Logic design is handwritten.

Xilinx XST is the synthesis tool used for synthesizing the Utility Reduced Logic.

### **Target Technology**

See EDK Supported Device Families for more details about the intended target technology.

#### **Device Utilization and Performance Benchmarks**

Table 4: Utility Reduced Logic Resource Utilization

| Parameters  | Resources  |              |  |
|-------------|------------|--------------|--|
| raiameters  | Flip-Flops | 4-input LUTs |  |
| C_SIZE = 2  | 0          | 1            |  |
| C_SIZE = 8  | 0          | 3            |  |
| C_SIZE = 16 | 0          | 9            |  |
| C_SIZE = 32 | 0          | 11           |  |

There are no performance benchmarks available.

# **Specification Exceptions**

Not applicable.

#### **Reference Documents**

None.



### Support

Xilinx provides technical support for this LogiCORE product when used as described in the product documentation. Xilinx cannot guarantee timing, functionality, or support of product if implemented in devices that are not defined in the documentation, if customized beyond that allowed in the product documentation, or if changes are made to any section of the design labeled *DO NOT MODIFY*.

### **Revision History**

| Date     | Version | Revision                                                                                    |
|----------|---------|---------------------------------------------------------------------------------------------|
| 3/28/03  | 1.0     | Revision History added to document.                                                         |
| 12/19/03 | 1.1     | Added LogiCORE Facts table. Reformatted to current Xilinx template.                         |
| 7/15/04  | 1.2     | Minor corrections and updates.                                                              |
| 8/17/04  | 1.3     | Updated for EDK 6.3. Updated trademarks and supported family device listing.                |
| 9/22/04  | 1.4     | Updated to use new data sheet template.                                                     |
| 4/24/09  | 1.5     | Replaced references to supported device families and tool names with hyperlink to PDF file. |

#### **Notice of Disclaimer**

Xilinx is providing this product documentation, hereinafter "Information," to you "AS IS" with no warranty of any kind, express or implied. Xilinx makes no representation that the Information, or any particular implementation thereof, is free from any claims of infringement. You are responsible for obtaining any rights you may require for any implementation based on the Information. All specifications are subject to change without notice. XILINX EXPRESSLY DISCLAIMS ANY WARRANTY WHATSOEVER WITH RESPECT TO THE ADEQUACY OF THE INFORMATION OR ANY IMPLEMENTATION BASED THEREON, INCLUDING BUT NOT LIMITED TO ANY WARRANTIES OR REPRESENTATIONS THAT THIS IMPLEMENTATION IS FREE FROM CLAIMS OF INFRINGEMENT AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE. Except as stated herein, none of the Information may be copied, reproduced, distributed, republished, downloaded, displayed, posted, or transmitted in any form or by any means including, but not limited to, electronic, mechanical, photocopying, recording, or otherwise, without the prior written consent of Xilinx.