























Leave Unused REFCLKs unconnected See Sheet 9 of the KC705 U25-11 GND MGTREFCLK0N\_116 MGTXTXP3 116 B2 MGTREFCLK0P\_116 MGTXTXP2\_116 F5 F6 MGTREFCLK1N\_116 MGTXTXP1\_116 F2 G3 MGTREFCLK1P\_1
E3 MGTXRXN0\_116
C3 MGTXRXN1\_116
B5 MGTXRXN2\_116
G4 MGTXRXN3\_116 MGTREFCLK1P\_116 MGTXTXP0\_116 MGTXTXN3\_116
MGTXTXN2\_116
MGTXTXN1\_116
MGTXTXN1\_116
F1 Contains P1 in Sheet 24 SFP1 VCCO is VCC2V5 MGTXTXN0\_116
MGTXTXN0\_116
MGTXRXP3\_116
C4
GND TX\_DISABLE0 E4 MGTXRXP1\_116 MGTXRXP0\_116 Sheet 15 HIGH RANGE SFP\_RX\_P MGTXRXP2\_116 USB\_TX IO\_L9P\_T1\_DQS\_16 A8 IO\_L9N\_T1\_DQS\_16 D9 **OSCILLATORS** IO\_0\_16 IIC\_SCL\_MAIN SFP\_RX\_N J14 XC7K160T-FFG676 IO\_25\_16 CLK200MHZ\_N SYSCLK\_N IO\_L10N\_T1\_16 IO\_L8P\_T1\_16 D8 IIC\_SDA\_MAIN CLK200MHZ\_P IO\_L8N\_T1\_16 F9 SYSCLK\_P IO\_L10P\_T1\_16 SFP\_TX\_P ETHCLK\_N USB\_CTS F10 ETHCLK\_N IO\_L11N\_T1\_SRCC\_16 IO\_L7P\_T1\_16 SFP\_TX\_DISABLE SFP\_TX\_N ETHCLK\_N ETHCLK\_P ETHCLK2\_N IO\_L7N\_T1\_16 H12 IO\_L11P\_T1\_SRCC\_16 IO\_L6P\_T0\_16 H11 ETHCLK2\_N IO\_L12N\_T1\_MRCC\_16 ETHCLK2\_P SFP1\_TXF See UG476 7 Series FPGAs GTX/GTH Tranceivers User Guide IO\_L6N\_T0\_VREF\_16 H14 ETHCLK2\_P IO\_L12P\_T1\_MRCC\_16 SFP\_TXF SFP1\_MD 10 GBE high speed traces require special layout care. IO\_L5P\_T0\_16 G14 IO\_L13N\_T2\_MRCC\_16 SFP\_MD SFP1\_LOS **VCCMGTA** See UG483 - 7 Series FPGAs PCB Design and Pin Planning Guide IO\_L5N\_T0\_16 J11 IO\_L13P\_T2\_MRCC\_16 SFP\_LOS D11 E11 SWITCHES Sheet 26 IO\_L14N\_T2\_SRCC\_16 IO L4P T0 16 See Sheet 9 of the KC705 IO\_L4N\_T0\_16 J13 IO\_L14P\_T2\_SRCC\_16 F13 USB\_RTS USB\_RX IO L3P T0 DQS 16 MGTAVTTRCAL 115 **OSCILLATORS** IO L15N T2 DQS 16 **SFPCONN** ETHCLK2\_N ETHCLK2\_P ETHCLK\_N MGTXTXP3 115 F14 IO\_L15P\_T2\_DQS\_16 IO\_L16N\_T2\_16 IO\_L3N\_T0\_DQS\_16 G10 MGTXTXP2\_115 MGTREFCLK0N 115 IO L2P T0 16 MGTREFCLK0P 115 MGTXTXP1 115 SW<sub>2</sub> G12 K5 IO\_L2N\_T0\_16 A13 MGTXTXP0\_115 H1 SW3 IO\_L16P\_T2\_16 MGTREFCLK1N 115 D13 ETHCLK\_P K6 IO L24N T3 16 IO L23P T3 16 IO L23N T0 MGTREFCLK1P\_115 IO\_L17N\_T2\_16 MGTXTXN3 115 LED0 D14 E12 E13 M6 N3 MGTXRXNU\_1...
N3 MGTXRXN1\_115

TXRXN2\_115 MGTXTXN2\_115 M1 LED1 IO\_L17P\_T2\_16 MGTXTXN1\_115 P1 LED2 IO\_L18N\_T2\_16 GND Contains P2 in Sheet 25 MGTXTXN0\_115 J4 GND IO\_L23N\_T3\_16 B10 IO\_L18P\_T2\_16 LED3 C13 C14 MGTXRXP3\_115 L4 IO\_L19N\_T3\_VREF\_16 LFD4 IO\_L22P\_T3\_16 GND MGTXRXP2\_115 N4 GND R4 MGTXRXN3\_115 MGTXRXP0\_115 LED5 IO L19P T3 16 IO\_L22N\_T3\_16 B14 H8 IO\_L21P\_T3\_DQS\_16 A14 SFP RX F IO\_L1N\_T0\_16 MGTXRXP1\_115 H9 IO\_L21N\_T3\_DQS\_16 B12 OUT1PPS SFP RX N IO\_L1P\_T0\_16 IIC\_SCL\_MAIN XC7K160T-FFG676 B11 FPGA\_DONE
DONE33V FPGA\_DONE IO\_L20N\_T3\_16 IO\_L20P\_T3\_16 IIC\_SDA\_MAIN XC7K160T-FFG676 SFP TX P SFP\_TX\_N DONE33V SFP\_TX\_DISABLE TX\_DISABLE1 **SWITCHES** SFP2\_TXF SFP\_TXF SFP2\_MD SFP\_STAT[5:0] USB\_SHIELD Group SFP status signals for convnience in ascending SFP\_STAT[5:0] SFP\_MD SFP2\_LOS To Bank 15 above SFP\_LOS to next level of hierarchy X1 USB\_TX SFP1\_TXF SFP\_STAT0 HZ0805E601R-10 USB\_RX SFP1\_MD SFP\_STAT1 <u>J10</u> CATH3 SFPCONN Digikey 240-2399-2--ND SFP1\_LOS SFP\_STAT2 L13 FERRITE-600 USB\_RTS SFP2\_TXF SFP\_STAT3 ANODES USB\_GND SFP2\_MD SFP\_STAT4 SHLD1 GND CATH2 4 USB\_CTS SFP2\_LOS SFP\_STAT5 SHLD2 ID CATH1 8 SHLD3 D\_P M23 U29 ၅ 26 25 24 23 SP0503BAHTG **VBUS** Transient Surpressor R460 DNP C215 RTS X DTR DSR RXD G1 CONN\_USB\_MINI\_B-VERT C216 Digikey F2715CT-ND DNP N S G2 0.1 TE Connectivity 1734753-1 3 4 5 6 7 8 9 G3 Digikey A107790-ND 21 NC6 G4 G5 USB\_D\_P G6 G7 G8 **GND** NC5 <u>J4</u> USB D N D+ GPI00 9 G9 10 G10 11 G11 12 G12 13 G14 15 G15 16 G16 17 G17 18 G18 19 G18 G9 VCC2V5 SHLD1 GND D-GPIO1 4 CP2103-GM SHLD2 ID SHLD3 DΡ VIO GPIO2 SHLD9 D N VDD GPIO3 **VBUS** C218 1UF 25V C219 4.7K 1.7K 1.7C **REGIN** NC4 ω, SUSPEND\_ Molex 548190589 (horizontal) END VBUS\_USB Digikey WM3895CT-ND See Sheet 27 of the KC705 G19 RST\_ L14 If desired for a card cage  ${\tt J4}$ , a right angle USB can be installed in parallel. **VBUS** SFP\_CAGE If used, also install a zero Ohm resistor for 1206 R460  $\,$ 73 4 9 7 C220 FERRITE-600  ${\tt J4}$  is DNP if the card is in the box, since the shield pins would short out to the ground rail. HZ0805E601R-10 C221 Digikey 240-2399-2--ND 0.1 1UF 25V USB BUS POWERED Digikey 336-1164-ND SNAP, SFP+ Connector and Cage Document Number Rev C <Doc> Date: Wednesday, February 17, 2016 Sheet 13 of



























