- 1) Write the output expression for the logic circuit in the figure below. Implement the logic
  - a. using only NAND gates



2) Given the following truth table, find out the binary expression for output F in standard SOP form. Simplify the expression and reduce it to SOP form using Karnaugh Map. Create the NAND/NAND two-level implementation for the minimized SOP expression.

| A | B  | C | D | F   |
|---|----|---|---|-----|
| 0 | -0 | 0 | 0 | 0   |
| 0 | 0  | 0 | 1 | - 0 |



ABCD +ACD+BC+AB

| _  | 1 | 0 | 1 | 0 | 0 |
|----|---|---|---|---|---|
| ]- | 1 | 1 | 1 | 0 | 0 |
| -  | 1 | 0 | 0 | 1 | 0 |
| ,  | 0 | 1 | 0 | 1 | 0 |
| -  | 0 | 0 | 1 | 1 | 0 |
| -  | 0 | 1 | 1 | 1 | 0 |
| -  | 1 | 0 | 0 | 0 | 1 |
| -  | 1 | 1 | 0 | 0 | 1 |
| -  | 1 | 0 | 1 | 0 | 1 |
| -  | 1 | 1 | 1 | 0 | 1 |
| -  | 0 | 0 | 0 | 1 | 1 |
| -  | 0 | 1 | 0 | 1 | 1 |
|    | 0 | 0 | 1 | 1 | 1 |
| -  | 1 | 1 | 1 | 1 | 1 |



- 3) Explain what is the difference between a half adder's function, inputs and outputs and a full-adder's. Consider you want to design a circuit to add two 4-bit numbers, and you have half adders and full adders available to use as components.
  - a. Draw a block diagram of your 4-bit adder, using half and full adders. Do not draw a gatelevel diagram. Show and label all inputs and outputs.
  - b. Assume that a half adder has a maximum propagation delay of δ, and a full adder has a maximum propagation delay of 2δ. What is the maximum propagation delay for your 4bit adder, from LSB input to MSB output?

Half adder only has 2-1Bit inputs and outputs a sum with accorny.

A full adder is much the same except they have a carry input.



4) The data input and data select waveforms as shown below are applied to the multiplexer as shown in figure below. Determine the output waveform Y in relation to the inputs.



5) Implement the Boolean function represented by following truth table with a 1 of 8 multiplexer.

|     | F   | D | C | B  | A |
|-----|-----|---|---|----|---|
| f:  | 0   | 0 | 0 | 0  | 0 |
| 1 . | _1_ | 1 | 0 | 0_ | 0 |
| Τ-  | 0   | 0 | 1 | 0  | 0 |

| r |    |     |     | ,  | , | F=D         |
|---|----|-----|-----|----|---|-------------|
| 1 | 0  | 0   | - 1 | 1  | 1 | 1 -0        |
|   | 0  | 1   | 0   | 0  | 1 | E-3         |
|   | 0  | 1   | 0   | 1  | 0 | F=B         |
| Ī | 0  | - 1 | 1   | 0  | 0 | E-0         |
|   | 0  | 1   | 1   | 1  | 0 | F=0         |
|   | 1  | 0   | 0   | 0  | 0 |             |
|   | 1  | 0   | 0   | 1  | 0 | F=0         |
| I | 1  | 0   | 1   | 0  | 0 | F- N        |
|   | _1 | 0   | 1   | 1  | 1 | F=D         |
|   | 1  | 1   | 0   | 0  | 1 | F=1         |
|   | 1  | 1   | 0   | 1_ | 1 | 1-1         |
|   | 1  | 1   | 1   | 0  | 1 | H-1         |
|   | 1  | 1   | 1   | 1  | 1 | <b>F</b> =[ |
|   |    |     |     |    |   |             |



6) For the parallel adder in figure below, determine the sum by analysis of the logical operation of the circuit.



7) For the multiplexer in figure below, are sequenced by the waveform as below. If  $D_0 = 1$ ,  $D_1 = 0$ ,  $D_2 = 0$ , and  $D_3 = 1$ , determine the output waveform.

