## State

1. Fill out the timing diagram for the circuit below:



2. Fill out the timing diagram for the circuit below:



## Logic Gates

1. Label the following logic gates:



2. Convert the following to boolean expressions:

- (a) NAND Q = AB
- (b) XOR  $Q = \overline{A}B + A\overline{B}$
- (c) XNOR Q = AB + AB AB

3. Create an AND gate using only NAND gates.



4. How many different two-input logic gates can there be? How many n-input logic gates?

1 to There are 2" lines in an n-input truth table. If the number of line there are 2" possible outputs. Since x=2", there are 2" n-input logic gates.

## Boolean Logic

$$\begin{array}{lll} 1+A=1 & A+\bar{A}=1 & A+AB=A \\ 0B=0 & B\bar{B}=0 & A+\bar{A}B=A+B \\ \text{DeMorgan's Law:} & \overline{AB}=\bar{A}+\bar{B} & \overline{A+B}=\bar{A}\bar{B} \end{array} \qquad (A+B)(A+C)=A+BC$$

- 1. Minimize the following boolean expressions:
  - (a) Standard:  $(A+B)(A+\bar{B})C$ =  $(A+B\bar{B})C = (A+O)C = AC$
  - (b) Grouping & Extra Terms:  $\bar{A}\bar{B}\bar{C} + \bar{A}B\bar{C} + \bar{A}B\bar{C} + \bar{A}B\bar{C} + \bar{A}B\bar{C} + \bar{A}B\bar{C}$  $= (\bar{A}+\bar{A})\bar{B}\bar{C} + \bar{A}\bar{B}(\bar{C}+\bar{C}) + \bar{A}\bar{B}\bar{C} + \bar{A}\bar{B}\bar{C} = \bar{B}\bar{C} + \bar{A}\bar{B} + \bar{A}\bar{B}\bar{C} + \bar{A}\bar{B}\bar{C}$   $= \bar{B}(\bar{C} + \bar{A}\bar{C}) + \bar{B}(\bar{A} + \bar{A}\bar{C})$   $= \bar{B}(\bar{C} + \bar{A}\bar{C}) + \bar{B}(\bar{A} + \bar{C}) = (\bar{B}+\bar{B})(\bar{A}+\bar{C})$   $= \bar{A}+\bar{C}$
  - (c) DeMorgan's:  $\overline{A(\overline{BC} + BC)}$  $= \overline{A} + (\overline{BC} + BC)$   $= \overline{A} + BC + \overline{BC}$   $= \overline{A} + BC + \overline{BC}$   $= \overline{A} + BC + \overline{BC}$   $= \overline{A} + BC + \overline{BC}$