## Single Cycle CPU Design

Here we have a single cycle CPU diagram. Answer the following questions:

- 1. Name each component.
- 2. Name each datapath stage and explain its functionality.

| Stage                 | Functionality                                                                                                             |      |
|-----------------------|---------------------------------------------------------------------------------------------------------------------------|------|
| Instruction<br>Fetch  | Fetch the next instruction & increment the PC.                                                                            |      |
| Instruction<br>Decode | Decode the instruction data, particularly the opcode, as it determines the instruction type a field lengths. Read in data | from |
| Execule/ALV           | Perform the required ALU tunction (+,-,*,1,2,1) based on the ALUCTER signal from the controller.                          | tle  |
| Memory Access         | For data transfer instructions, read from or write to momory.                                                             |      |
| Register Write.       | Write data back into a register (except store, branch and jump instructions).                                             |      |

- 3. Provide data inputs and control signals to the next PC logic.
- 4. Implement the next PC logic.



## Single Cycle CPU Control Logic

Fill out the values for the control signals from the previous CPU diagram.

| Instrs. | Control Signals   |   |        |              |   |        |       |          |       |
|---------|-------------------|---|--------|--------------|---|--------|-------|----------|-------|
| msus.   | Jump Branch RegDs |   | RegDst | ExtOp ALUSrc |   | ALUCtr | MemWr | MemtoReg | RegWr |
| add     | 0                 | 0 | 1      | ×            | 0 | 0010   | 0     | 0        | 1     |
| ori     | 0                 | 0 | 0      | X O          | ľ | 0001   | 0     | 0        | - 1   |
| lw      | 0                 | 0 | 0      | 1            | 1 | 0010   | 0     | ſ        | i     |
| SW      | 0                 | 0 | ×      | 1            |   | 0010   | 1     | X        | 0     |
| beq     | 0                 | 1 | ×      | X I          | 0 | 0110   | 0     | ×        | 0     |
| j       | 1                 | X | ×      | X            | × | ×      | 0     | ×        | 0     |

This table shows the ALUCtr values for each operation of the ALU:

| Operation | AND  | OR   | ADD  | SUB  | SLT  | NOR  |
|-----------|------|------|------|------|------|------|
| ALUCtr    | 0000 | 0001 | 0010 | 0110 | 0111 | 1100 |

## Clocking Methodology

- The input signal to each state element must stabilize before each rising edge.
- Critical path: Longest delay path between state elements in the circuit.
- $t_{clk} \ge t_{clk-to-q} + t_{CL} + t_{setup}$ , where  $t_{CL}$  is the critical path in the combinational logic.
- If we place registers in the critical path, we can shorten the period by reducing the amount of logic between registers.

## Single Cycle CPU Performance Analysis

The delays of circuit elements are given as follows:

| Element   | Register<br>clk-to-q  | Register<br>Setup  | MUX              | ALU              | Mem<br>Read          | Mem<br>Write          | RegFile<br>Read | RegFile<br>Setup     |
|-----------|-----------------------|--------------------|------------------|------------------|----------------------|-----------------------|-----------------|----------------------|
| Parameter | t <sub>clk-to-q</sub> | t <sub>setup</sub> | t <sub>mux</sub> | t <sub>ALU</sub> | t <sub>MEMread</sub> | $t_{\text{MEMwrite}}$ |                 | T <sub>RFsetup</sub> |
| Delay(ps) | 30                    | 20                 | 25               | 200              | 250                  | 200                   | 150             | 20                   |

1. What instruction exercises the critical path?

W

2. What is the critical path in the single cycle CPU?

3. What are the minimum clock cycle, t<sub>clk</sub>, and the maximum clock frequency, f<sub>clk</sub>?

Eck-to-q+

4. Why is a single cycle CPU inefficient?

Not all instructions follow the critical path > they could be done faster.

Also, some components are idle a underutilized.

5. How can you improve its performance?
Pipelining: registers between datapath stags.