# CS 61C:

# Great Ideas in Computer Architecture Synchronous Digital Systems

### Instructors:

Krste Asanovic & Vladimir Stojanovic http://inst.eecs.berkeley.edu/~cs61c/sp15



# Levels of Representation/ Interpretation High Level Language Program (e.g., C) Assembly Language Program (e.g., MIPS) Assembly Language Program (MIPS) Machine Language Architecture Description (Circuit Schematic Diagrams)

# Hardware Design

- Next several weeks: how a modern processor is built, starting with basic elements as building blocks
- Why study hardware design?
  - Understand capabilities and limitations of HW in general and processors in particular
  - What processors can do fast and what they can't do fast (avoid slow things if you want your code to run fast!)
  - Background for more in-depth HW courses (CS 150, CS 152)
  - Hard to know what you'll need for next 30 years
  - There is only so much you can do with standard processors: you may need to design own custom HW for extra performance
    - Even some commercial processors today have customizable hardware!

# **Synchronous Digital Systems**

Hardware of a processor, such as the MIPS, is an example of a Synchronous Digital System

### Synchronous:

- All operations coordinated by a central clock
  - "Heartbeat" of the system!

## Digital:

- Represent all values by discrete values
- Two binary digits: 1 and 0
- Electrical signals are treated as 1's and 0's
  - •1 and 0 are complements of each other
- High /low voltage for true / false, 1 / 0

# Switches: Basic Element of Physical Implementations • Implementing a simple circuit (arrow shows action if wire changes to "1" or is asserted): Close switch (if A is "1" or asserted) and turn on light bulb (2) Open switch (if A is "0" or unasserted) and turn off light bulb (Z) Z = A

# Switches (cont'd)

• Compose switches into more complex ones (Boolean functions):

AND 
$$A B Z = A and B$$



### **Historical Note**

- Early computer designers built ad hoc circuits from switches
- Began to notice common patterns in their work: ANDs, ORs, ...
- Master's thesis (by Claude Shannon) made link between work and 19<sup>th</sup> Century Mathematician George Boole
  - Called it "Boolean" in his honor
- Could apply math to give theory to hardware design, minimization, ...

### **Transistors**

- High voltage ( $V_{\rm dd}$ ) represents 1, or true
  - In modern microprocessors, Vdd  $^{\sim}$  1.0 Volt
- · Low voltage (0 Volt or Ground) represents 0, or false
- · Pick a midpoint voltage to decide if a 0 or a 1
  - Voltage greater than midpoint = 1
  - Voltage less than midpoint = 0
  - This removes noise as signals propagate a big advantage of digital systems over analog systems
- If one switch can control another switch, we can build a computer!
- Our switches: CMOS transistors

9

## **CMOS Transistor Networks**

- · Modern digital systems designed in CMOS
  - MOS: Metal-Oxide on Semiconductor
  - C for complementary: use pairs of normally-open and normally-closed switches
    - Used to be called COS-MOS for complementary-symmetry MOS
- CMOS transistors act as voltage-controlled switches
  - Similar, though easier to work with, than electromechanical relay switches from earlier era
  - Use energy primarily when switching







# **CMOS Circuit Rules**

- Don't pass weak values => Use Complementary Pairs
  - N-type transistors pass weak 1's ( $V_{dd}$   $V_{th}$ )
  - N-type transistors pass strong 0's (ground)
  - Use N-type transistors only to pass 0's (N for negative)
  - Converse for P-type transistors: Pass weak 0s, strong 1s
  - Pass weak 0's (V<sub>th</sub>), strong 1's (V<sub>dd</sub>)
  - Use P-type transistors only to pass 1's (P for positive)
  - Use pairs of N-type and P-type to get strong values
- · Never leave a wire undriven
  - Make sure there's always a path to  $V_{dd}$  or GND
- Never create a path from V<sub>dd</sub> to GND (ground)
  - This would short-circuit the power supply!







### Administrivia

- Project 1-1 is out due 3/01
  - See Sagar @ end of lec. if you still don't have team
- Midterm is next Thursday 2/26, in class
  - Covers up to and including the previous lecture
  - 1 handwritten, double sided, 8.5"x11" cheat sheet
  - We'll give you MIPS green sheet
  - DSP: Should have received email from Sagar this morning
  - Conflicts/DSP must email/respond by tomorrow (Weds.) @ 23:59:59

# Administrivia

- Review Sessions:
  - TA: Probably 2/23, 6-8pm, waiting for room reservation
  - HKN: Saturday 2/21, 1-4pm, 100 GPB

Combinational Logic Symbols

• Common combinational logic systems have standard symbols called logic gates

- Buffer, NOT

A +> Z

- AND, NAND

A +> Z

- OR, NOR

B +> Z

- OR, NOR

B

**Truth Tables** 0 F(0,0,0,0) for Combinational Logic 0 0 0 1 F(0,0,0,1) 1 0 F(0,0,1,0) F(0,0,1,1) F(0,1,0,0) В F(0,1,0,1) F(0,1,1,0) С F(0,1,1,1) D 0 0 0 F(1,0,0,0) 0 F(1,0,0,1) 0 0 F(1,0,1,0) 0 F(1,0,1,1) 0 0 F(1,1,0,0) Exhaustive list of the output 1 0 1 F(1,1,0,1) value generated for each 1 1 0 F(1,1,1,0) combination of inputs 1 1 1 F(1,1,1,1)







# Truth Table Example #4: 3-input Majority Circuit

Y =

This is called *Sum of Products* form; Just another way to represent the TT as a logical expression

More simplified forms (fewer gates and wires)

| a | b | c | у  |
|---|---|---|----|
| 0 | 0 | 0 | 0  |
| 0 | 0 | 1 | 0  |
| 0 | 1 | 0 | 0  |
| 0 | 1 | 1 | 1  |
| 1 | 0 | 0 | 0  |
| 1 | 0 | 1 | 1  |
| 1 | 1 | 0 | 1  |
| 1 | 1 | 1 | 1  |
|   |   |   | 25 |

# Boolean Algebra

- Use plus "+" for OR
  - "logical sum"
- Use product for AND (a•b or implied via ab)
   "logical product"
- "Hat" to mean complement (NOT)
- Thus

$$ab + a + \overline{c}$$

- $= a \cdot b + a + \overline{c}$
- = (a AND b) OR a OR (NOT c)

# Boolean Algebra: Circuit & Algebraic Simplification



= ab + a + c= a(b+1) + c original circuit

equation derived from original circuit

algebraic simplification

simplified circuit

# Laws of Boolean Algebra

X X = X X + X = X X + Y = Y + X X + Y = Y + X X + Y = Z + Y + X X + Y = Y + X Y + Y + Z = Z + (Y + Z)

Complementarity Laws of 0's and 1's Identities Idempotent Laws Commutativity Associativity Distribution Uniting Theorem

United Theorem v. 2 DeMorgan's Law

# Boolean Algebraic Simplification Example

$$y = ab + a + c$$

# Boolean Algebraic Simplification Example

$$= ab + a + c$$

abcy 
$$= a(b+1) + c$$
 distribution, identity

0111

1001

1011 1101

1111

# Clickers/Peer Instruction

- Simplify  $Z = A + BC + \overline{A}.(\overline{BC})$
- A: Z = 0
- B: Z = A(1+ BC)
- C: Z = (A + BC)
- D: Z = BC
- E: Z = 1

31

# In the News: Spy Games

- Russian security firm claims US spy agencies insert code into disk drive firmware to snoop on foreign computers
- Also, attacks computers not connected to internet by secreting hardware that can listen to long-wave radio broadcasts
- Or through infected USB drives









# Type of Circuits

- Synchronous Digital Systems consist of two basic types of circuits:
  - Combinational Logic (CL) circuits
    - Output is a function of the inputs only, not the history of its execution
    - E.g., circuits to add A, B (ALUs)
  - Sequential Logic (SL)
    - Circuits that "remember" or store information
    - aka "State Elements"
    - E.g., memories and registers (Registers)

37

# **Uses for State Elements**

- Place to store values for later re-use:
  - Register files (like \$1-\$31 in MIPS)
  - Memory (caches and main memory)
- Help control flow of information between combinational logic blocks
  - State elements hold up the movement of information at input to combinational logic blocks to allow for orderly passage

38

# **Accumulator Example**

Why do we need to control the flow of information?



Want:

s=0;

for (i=0; i < n; i++)S = S + X;

Assume:

- Each X value is applied in succession, one per cycle
- After n cycles the sum is present on S

First Try: Does this work?



No!

Reason #1: How to control the next iteration of

the 'for' loop?

Reason #2: How do we say: 'S=0'?

40

# Second Try: How About This? Register is used to hold up the transfer of data to adder register LOAD/CLK Square wave clock sets when things change High (1) LOW (0) High (1) LOW (0) High (1) LOW (0) Time Rounded Rectangle per clock means could be 1 or 0 Xi must be ready before clock edge due to adder delay to the country of th

# **Model for Synchronous Systems**



- Collection of Combinational Logic blocks separated by registers
- · Feedback is optional
- Clock signal(s) connects only to clock input of registers
- Clock (CLK): steady square wave that synchronizes the system
- Register: several bits of state that samples on rising edge of CLK (positive edge-triggered) or falling edge (negative edge-triggered)

# **Register Internals**



- n instances of a "Flip-Flop"
- Flip-flop name because the output flips and flops between 0 and 1
- D is "data input", Q is "data output"
- · Also called "D-type Flip-Flop"

# **Camera Analogy Timing Terms**

- Want to take a portrait timing right before and after taking picture
- Set up time don't move since about to take picture (open camera shutter)
- Hold time need to hold still after shutter opens until camera shutter closes
- Time click to data time from open shutter until can see image on output (viewscreen)

44

# **Hardware Timing Terms**

- Setup Time: when the input must be stable before the edge of the CLK
- Hold Time: when the input must be stable *after* the edge of the CLK
- "CLK-to-Q" Delay: how long it takes the output to change, measured from the edge of the CLK

45

# **Maximum Clock Frequency**

• What is the maximum frequency of this circuit?



Max Delay = Setup Time + CLK-to-Q Delay + CL Delay

# And in Conclusion, ...

- Multiple Hardware Representations
  - Analog voltages quantized to represent logic 0 and logic 1
  - Transistor switches form gates: AND, OR, NOT, NAND, NOR
  - Truth table mapped to gates for combinational logic design
  - Boolean algebra for gate minimization
- State Machines
  - Finite State Machines: made from Stateless combinational logic and Stateful "Memory" Logic (aka Registers)
  - Clocks synchronize D-FF change (Setup and Hold times important!)