## BIRLA INSTITUTE OF TECHNOLOGY & SCIENCE, PILANI K. K. BIRLA Goa Campus First Semester 2020-2021 CS F342 Computer Architecture Lab-3

Implement Instruction Memory for the following instructions The instruction format is given as follows:

| Туре | Instruction | 31     | 30 | 29                     | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15    | 14    | 13 | 12 | 11 | 10    | 9      | 8 | 7 | 6 | 5      | 4      | 3 | 2 | 1 | 0 |
|------|-------------|--------|----|------------------------|----|----|----|----|----|----|----|----|----|----|----|----|----|-------|-------|----|----|----|-------|--------|---|---|---|--------|--------|---|---|---|---|
|      |             |        | rs |                        |    |    |    |    | rt |    |    |    |    | rd |    |    |    |       | shamt |    |    |    |       | funct  |   |   |   |        |        |   |   |   |   |
|      | sub         |        | rs |                        |    |    |    | rt |    |    |    |    | rd |    |    |    |    | 00000 |       |    |    |    |       | 100010 |   |   |   |        |        |   |   |   |   |
| R    | add         | 000000 |    |                        |    |    |    | rs |    |    |    |    |    | rt |    |    |    |       | rd    |    |    |    |       | 00000  |   |   |   |        | 100000 |   |   |   |   |
|      | or          | 000000 |    |                        |    |    |    | rs |    |    |    |    |    | rt |    |    |    |       | rd    |    |    |    | 00000 |        |   |   |   | 100101 |        |   |   |   |   |
| ı    | addi        |        |    | 001000 rs rt immediate |    |    |    |    |    |    |    |    |    |    | Э  |    |    |       |       |    |    |    |       |        |   |   |   |        |        |   |   |   |   |

The following instructions are to be implemented (in the given order):

- 1) sub \$s2, \$s1, \$s0
- 2) add \$t3, \$t2, \$t0
- 3) or \$s1, \$t1, \$t4
- 4) addi \$t4, \$s0, 0x000D

## Circuit diagram:

https://drive.google.com/file/d/1p00KcMnydSe6IFUP a3E6aUwAC O3nDz/view?usp=sharing



The required output signals to be tested for each instruction are:

- a) IR[31:26] (opcode) (2 marks)
- b) IR[5:0] (funct) (2 marks)

The expected waveform is as follows:

