# **Chapter 9: Main Memory**





#### **Outline**

- Background
- Contiguous Memory Allocation
- Paging
- Structure of the Page Table
- Swapping
- Example: The Intel 32 and 64-bit Architectures
- Example: ARMv8 Architecture





### **Objectives**

- To provide a detailed description of various ways of organizing memory hardware
- To discuss various memory-management techniques,
- To provide a detailed description of the Intel Pentium, which supports both pure segmentation and segmentation with paging





### **Background**

- Program is permanently kept on backing store (disk)
- For a program to be run it must be brought from backing store into memory and placed within a process: fetch, decode, execute, increment PC or EIP
- Main memory and registers are the only storage devices the CPU can access directly
- Memory unit only sees a stream of:
  - addresses + read requests, or
  - address + data and write requests
- Register access is done in one CPU clock (or less)
- Main memory can take many cycles, causing a stall
- Cache sits between main memory and CPU registers
- Protection of memory is required to ensure correct operation; hardware-level





#### **Protection**

- Need to censure that a process can access only access those addresses in it address space.
- to protect processes from each; each process has its own memory
- We can provide this protection by using a pair of base (holds smallest legal PA) and limit registers (specifies the range of accessible addresses)
- Every memory access generated in user mode is checked



A base and a limit register define a logical address space.





#### **Hardware Address Protection**

 CPU must check every memory access generated in user mode to be sure it is between base and limit for that user



 The instructions to loading the base and limit registers are privileged





### **Address Binding**

- A program resides on a disk as a binary executable file.
- Programs on disk, ready to be brought into memory to execute, are placed in an input queue
  - Without support, must be loaded into address 0000
- Inconvenient to have first user process physical address always at 0000
  - How can it not be?
- a user program goes through several steps—some of which may be optional—before being executed.
- Addresses represented in different ways at different stages of a program's life
  - Source code addresses are usually symbolic
  - Compiled code addresses bind to relocatable addresses
    - i.e., "14 bytes from beginning of this module"
  - Linker or loader will bind relocatable addresses to absolute addresses
    - i.e., 74014
  - Each binding maps one address space to another



#### **Binding of Instructions and Data to Memory**

- Address binding of instructions and data to memory addresses can happen at three different stages
  - Compile time: If memory location known a priori, absolute code can be generated; must recompile code if starting location changes. If it is not known at compile time where the process will reside in memory, then the compiler must generate relocatable code.
  - Load time: In this case, final binding is delayed until load time. If the starting address changes, we need only reload the user code to incorporate this changed value.
  - **Execution time**: Binding delayed until run time if the process can be moved during its execution from one memory segment to another
    - Need hardware support for address maps (e.g., base and limit registers)





### **Multistep Processing of a User Program**







# Logical vs. Physical Address Space

- The concept of a logical address space that is bound to a separate physical address space is central to proper memory management
  - Logical address generated by the CPU; also referred to as virtual address
  - Physical address address seen by the memory unit
- Logical and physical addresses are the same in compile-time and load-time address-binding schemes; logical (virtual) and physical addresses differ in execution-time address-binding scheme
- Logical address space is the set of all logical addresses generated by a program
- Physical address space is the set of all physical addresses generated by a program





### **Memory-Management Unit (MMU)**

 Hardware device (MMU) that at run time maps virtual to physical address



Many methods possible, covered in the rest of this chapter





### **Relocation Register**

- Consider simple scheme which is a generalization of the base-register scheme.
- The base register now called relocation register
- The value in the relocation register is added to every address generated by a user process at the time it is sent to memory
- For example, if the base is at 14000, then an attempt by the user to address location 0 is dynamically relocated to location14000; an access to location 346 is mapped to location 14346.







# **Relocation Register (Cont.)**

- The user program deals with logical addresses; it never sees the real physical addresses
  - Execution-time binding occurs when reference is made to location in memory
  - Logical address bound to physical addresses
- We now have two different types of addresses: logical addresses (in the range 0 to max) and physical addresses (in the range R + 0 to R + max for a base value R).
- The user program generates only logical addresses and thinks that the process runs in locations 0 to max. However, these logical addresses must be mapped to physical addresses before they are used.





### **Dynamic Loading**

- The program consist of main part and a number of routines
- The entire program does need to be in memory to execute
- Routine is not loaded until it is called
- Better memory-space utilization; unused routine is never loaded
- All routines kept on disk in relocatable load format
- The main program is loaded into memory and is executed. The relocatable linking loader is called to load the desired routine into memory and to update the program's address tables to reflect this change.
- Hence, a routine is loaded only when it is needed. Useful when large amounts of code are needed to handle infrequently occurring cases (error routines)
- No special support from the operating system is required
  - Implemented through program design
  - OS can help by providing libraries to implement dynamic loading





### **Dynamic Linking**

- Static linking system libraries and program code combined by the loader into the binary program image
- Dynamically linked libraries are system libraries that are linked to user programs when the programs are run
- Dynamic linking –linking postponed until execution time
- Small piece of code, called stub, is used to locate the appropriate memory-resident library routine
- Stub replaces itself with the address of the routine, and executes the routine
- Operating system checks if routine is in processes' memory address
  - If not in address space, add to address space
- Dynamic linking is particularly useful for libraries
- System also known as shared libraries
- Consider applicability to patching system libraries
  - Versioning may be needed





# **Swapping**

- A process can be swapped temporarily out of memory to a backing store, and then brought back into memory for continued execution
  - Total physical memory space of processes can exceed physical memory
- Backing store fast disk large enough to accommodate copies of all memory images for all users; must provide direct access to these memory images
- Roll out, roll in swapping variant used for priority-based scheduling algorithms; lower-priority process is swapped out so higher-priority process can be loaded and executed
- Major part of swap time is transfer time; total transfer time is directly proportional to the amount of memory swapped
- System maintains a ready queue of ready-to-run processes which have memory images on disk





# **Schematic View of Swapping**



main memory





# **Context Switch Time including Swapping**

- If next processes to be obtain CPU is not in memory, need to swap out a process and swap in target process
- Context switch time can then be very high
- 100MB process swapping to hard disk with transfer rate of 50MB/sec
  - Swap out time of 2000 milliseconds
  - Plus swap in of same sized process
  - Total context switch swapping component time of 4000 milliseconds (4 seconds)
- The swapping time can be reduced if OS knows exactly how much memory a user process is using, not simply how much it might be using.
- Thus, a process with dynamic memory requirement swill need to issue system calls (request memory() and release memory()) to inform the operating system of its changing memory needs.





### **Memory Allocation**

- Main memory must support both OS and user processes
- Limited resource, must allocate efficiently
- Contiguous allocation is one early method
- Main memory usually into two partitions:
  - Resident operating system, usually held in low memory with interrupt vector
  - User processes then held in high memory
  - Each process contained in single contiguous section of memory





### **Contiguous Allocation**

- Relocation registers used to protect user processes from each other, and from changing operating-system code and data
  - Base register contains value of smallest physical address
  - Limit register contains range of logical addresses each logical address must be less than the limit register
  - MMU maps logical address dynamically







#### **Variable Partition Allocation**

- Fixed allocation: Degree of multiprogramming limited by number of partitions (restricts both the number of simultaneous processes and the maximum size of each process)
- Variable-partition sizes for efficiency (sized to a given process' needs)
- Hole block of available memory; holes of various size are scattered throughout memory
- When a process arrives, it is allocated memory from a hole large enough to accommodate it
- Process exiting frees its partition, adjacent free partitions combined
- Operating system maintains information about:
  - (a) allocated partitions
  - (b) free partitions (hole)







## **Dynamic Storage-Allocation Problem**

- How to satisfy a request of size *n* from a list of free holes?
  - First-fit: Allocate the *first* hole that is big enough. Whatever fraction of the hole not needed by the request is left on the free list as a smaller hole.
  - Best-fit: Allocate the smallest hole that is big enough. This saves large holes for other process requests that may need them later, but the resulting unused portions of holes may be too small to be of any use, and will therefore be wasted; must search entire list, unless ordered by size.
    - Produces the smallest leftover hole
  - Worst-fit: Allocate the *largest* hole thereby increasing the likelihood that the remaining portion will be usable for satisfying future requests; must also search entire list
- First-fit and best-fit better than worst-fit in terms of speed and storage utilization; but first fit is faster





### **Fragmentation**

- External Fragmentation total memory space exists to satisfy a request, but it is not contiguous; holes present in between the process
- Internal Fragmentation allocated memory may be slightly larger than requested memory; this size difference is memory internal to a partition, but not being used; holes are present within the process itself
- Internal fragmentation occurs with all memory allocation strategies.
  This is caused by the fact that memory is allocated in blocks of a fixed size, whereas the actual memory needed will rarely be that exact size.





### Fragmentation (Cont.)

- Reduce external fragmentation by compaction
  - Shuffle memory contents to place all free memory together in one large block
  - Compaction is possible *only* if relocation is dynamic (using execution-time address binding), and is done at execution time.
  - moving all processes down to one end of physical memory so as to place all free memory together to get a large free block.
  - This only involves updating the relocation register for each process, as all internal work is done using logical addresses.





### **Paging**

- Physical address space of a process can be noncontiguous; process is allocated physical memory whenever the latter is available
  - Avoids external fragmentation
  - Avoids problem of varying sized memory chunks
- Divide physical memory into fixed-sized blocks called frames
  - Size is power of 2, between 512 bytes and 16 Mbytes
- Divide logical memory into blocks of same size called pages
- Keep track of all free frames
- To run a program of size N pages, need to find N free frames and load program
- Set up a page table to translate logical to physical addresses
- Backing store likewise split into pages
- Still have Internal fragmentation





#### **Address Translation Scheme**

- Address generated by CPU is divided into:
  - Page number (p) used as an index into a page table which contains base address of each page in physical memory
  - Page offset (d) combined with base address to define the physical memory address that is sent to the memory unit

| page number | page offset |  |
|-------------|-------------|--|
| р           | d           |  |

For given logical address space 2<sup>m</sup> and page size 2<sup>n</sup>

| page number | page offset |
|-------------|-------------|
| p           | d           |
| m - n       | n           |





# **Paging Hardware**







#### Paging Model of Logical and Physical Memory





### **Paging Example**

 Logical address: n = 2 and m = 4. Using a page size of 4 bytes and a physical memory of 32 bytes (8 pages)

|                | 0  | а      |  |
|----------------|----|--------|--|
|                | 1  | b      |  |
|                | 2  | С      |  |
|                | 3  | d      |  |
|                | 4  | е      |  |
|                | 5  | f      |  |
|                | 6  | g      |  |
|                | 7  | h      |  |
|                | 8  | i      |  |
|                | 9  | j<br>k |  |
|                | 10 | k      |  |
|                | 11 | - 1    |  |
|                | 12 | m      |  |
|                | 13 | n      |  |
|                | 14 | 0      |  |
|                | 15 | р      |  |
| logical memory |    |        |  |
|                |    |        |  |

| 0          | 5 |  |
|------------|---|--|
| 1          | 6 |  |
| 2          | 1 |  |
| 3          | 2 |  |
| page table |   |  |







#### Paging -- Calculating internal fragmentation

- Page size = 2,048 bytes
- Process size = 72,766 bytes
- 35 pages + 1,086 bytes
- Internal fragmentation of 2,048 1,086 = 962 bytes
- Worst case fragmentation = 1 frame 1 byte
- On average fragmentation = 1 / 2 frame size
- So small frame sizes desirable?
- But each page table entry takes memory to track
- Page sizes growing over time
  - Solaris supports two page sizes 8 KB and 4 MB





#### **Free Frames**



Before allocation

After allocation





### Implementation of Page Table

- Page table implemented as a set of dedicated registers
  - Registers should be built with very high speed logic
  - CPU dispatcher reloads these registers during context switch
  - Eg: DEC PDP-11 architecture: address = 16 bits, page size = 8KB, no. of page table entries = 8 (so 8 registers)
- Page table is kept in main memory
  - Page-table base register (PTBR) points to the page table
  - Page-table length register (PTLR) indicates size of the page table
- In this scheme every data/instruction access requires two memory accesses
  - One for the page table and one for the data / instruction
- The two-memory access problem can be solved by the use of a special fast-lookup hardware cache called translation look-aside buffers (TLBs) (also called associative memory).



#### **Translation Look-Aside Buffer**

- TLBs typically small (64 to 1,024 entries)
- On a TLB miss, value is loaded into the TLB for faster access next time
  - Replacement policies must be considered
  - Some entries can be wired down for permanent fast access
- Some TLBs store address-space identifiers (ASIDs) in each TLB entry – uniquely identifies each process to provide address-space protection for that process
  - Otherwise need to flush the TLB at every context switch





#### **Hardware**

Associative memory – parallel search

| Page # | Frame # |
|--------|---------|
|        |         |
|        |         |
|        |         |
|        |         |

- Address translation (p, d)
  - If p is in associative register, get frame # out
  - Otherwise get frame # from page table in memory





### **Paging Hardware With TLB**







#### **Effective Access Time**

- Hit ratio percentage of times that a page number is found in the TLB
- An 80% hit ratio means that we find the desired page number in the TLB 80% of the time.
- Suppose that it takes 100 nanoseconds to access memory.
  - If we find the desired page in TLB then a mapped-memory access take 100 nanoseconds
  - Otherwise we need two memory access so it is 200 nanoseconds
- Effective Access Time (EAT)

 $EAT = 0.80 \times 100 + 0.20 \times 200 = 120 \text{ nanoseconds}$ 

implying 20% slowdown in access time (from 100 to 120 nanoseconds)

Consider a more realistic hit ratio of 99%,

EAT =  $0.99 \times 100 + 0.01 \times 200 = 101$  nanoseconds implying only 1% slowdown in access time.





### **Memory Protection**

- Memory protection implemented by associating protection bit with each frame to indicate if access is allowed
- Valid-invalid bit attached to each entry in the page table:
  - "valid" indicates that the associated page is in the process' logical address space, and is thus a legal page
  - "invalid" indicates that the page is not in the process' logical address space
  - Or use page-table length register (PTLR)
- Any violations result in a trap to the kernel
- Can also add more bits to indicate if read-only, read-write, execute-only is allowed.





#### Valid (v) or Invalid (i) Bit In A Page Table



Suppose, for example, that in a system with a 14-bit address space (0 to16383), we have a program that should use only addresses 0 to 10468. Given a page size of 2 KB, we have the situation shown in Figure 8.15. Addresses in pages 0, 1, 2, 3, 4, and 5 are mapped normally through the page table.



### **Shared Pages**

#### Shared code

- One copy of read-only (reentrant) code shared among processes (i.e., text editors, compilers, window systems)
- Similar to multiple threads sharing the same process space
- Also useful for interprocess communication if sharing of read-write pages is allowed

#### Private code and data

- Each process keeps a separate copy of the code and data
- The pages for the private code and data can appear anywhere in the logical address space





# **Shared Pages Example**







#### **Shared Pages Example**



Figure 8.13 Sharing of code in a paging environment.





### **Structure of the Page Table**

- LAS = 4GB = 2^32 = 32 bits LA
- PAS = 64MB = 2^26 = 26 bits PA
- Page size = 4KB = 2^12
- No. of pages ? = 2^32/2^12 = 2^20
- No. of frames ? = 2^26 / 2^12 = 2^14
- 32 bits LA= page number(32-12=20) : offset (12)
- 26 bits PA = frame no. (26-12=14) : offset (12)
- No. of entries in page = 2^20
- Page table size = 14 X 2^20





# Structure of the Page Table

- Memory structures for paging can get huge using straight-forward methods
  - Consider a 32-bit logical address space as on modern computers
  - Page size of 1 KB (2<sup>10</sup>)
  - Page table would have 1 million entries (2<sup>32</sup> / 2<sup>10</sup>)
  - If each entry is 4 bytes → each process requires 16 MB of physical address space for the page table alone
    - Don't want to allocate that contiguously in main memory
  - One simple solution is to divide the page table into smaller units
    - Hierarchical Paging
    - Hashed Page Tables
    - Inverted Page Tables





### **Hierarchical Page Tables**

- Break up the logical address space into multiple page tables
- A simple technique is a two-level page table
- We then page the page table







# **Two-Level Paging Example**

- A logical address (on 32-bit machine with 1K page size) is divided into:
  - a page number consisting of 22 bits
  - a page offset consisting of 10 bits
- Since the page table is paged, the page number is further divided into:
  - a 12-bit page number
  - a 10-bit page offset
- Thus, a logical address is as follows:

| page number |       | page oπset |
|-------------|-------|------------|
| $p_1$       | $p_2$ | d          |
| 12          | 10    | 10         |

- where  $p_1$  is an index into the outer page table, and  $p_2$  is the displacement within the page of the inner page table
- Known as forward-mapped page table





#### **Address-Translation Scheme**







# 64-bit Logical Address Space

- Even two-level paging scheme not sufficient
- If page size is 4 KB (2<sup>12</sup>)
  - Then page table has 2<sup>52</sup> entries
  - If two level scheme, inner page tables could be 2<sup>10</sup> 4-byte entries
  - Address would look like

| outer page | inner page | offset<br>d |  |
|------------|------------|-------------|--|
| $p_1$      | $p_2$      |             |  |
| 42         | 10         | 12          |  |

- Outer page table has 2<sup>42</sup> entries or 2<sup>44</sup> bytes
- One solution is to add a 2<sup>nd</sup> outer page table
- But in the following example the 2<sup>nd</sup> outer page table is still 2<sup>34</sup> bytes in size
  - And possibly 4 memory access to get to one physical memory location



# **Three-level Paging Scheme**

| outer page | inner page | offset |
|------------|------------|--------|
| $p_1$      | $p_2$      | d      |
| 42         | 10         | 12     |

| 2nd outer page | outer page | inner page | offset |
|----------------|------------|------------|--------|
| $p_1$          | $p_2$      | $p_3$      | d      |
| 32             | 10         | 10         | 12     |





#### **Hashed Page Tables**

- Used in architecture with address spaces > 32 bits
- The virtual page number is hashed into a page table
  - This page table contains a chain of elements hashing to the same location
- Each element contains
  - 1. The virtual page number
  - 2. The value of the mapped page frame
  - 3. A pointer to the next element
- Virtual page numbers are compared in this chain searching for a match
  - If a match is found, the corresponding physical frame is extracted





# **Hashed Page Tables (Cont.)**

- Variation for 64-bit addresses is clustered page tables
  - Similar to hashed but each entry refers to several pages (such as 16) rather than 1
  - Especially useful for sparse address spaces (where memory references are non-contiguous and scattered)





#### **Hashed Page Table**







#### **Inverted Page Table**

- Rather than having each process keep a page table and track of all possible logical pages, track all physical pages
- One entry for each real page of memory
- Entry consists of the virtual address of the page stored in that real memory location, with information about the process that owns that page
- Decreases memory needed to store each page table, but increases time needed to search the table when a page reference occurs
- Use hash table to limit the search to one (or at most a few) pagetable entries
  - TLB can accelerate access
- But how to implement shared memory?
  - One mapping of a virtual address to the shared physical address





# **Inverted Page Table Architecture**







### **Segmentation**

- Memory-management scheme that supports user view of memory
- A program is a collection of segments
- A segment is a logical unit such as:

main program

procedure

function

method

object

local variables, global variables

common block

stack

symbol table

arrays





# User's View of a Program







# **Logical View of Segmentation**



4 2 3

physical memory space





### **Logical View of Segmentation**



Figure 8.20 Example of segmentation.





#### **Segmentation Architecture**

- Logical address consists of a two tuple:
  - <segment-number, offset>
- Segment table maps two-dimensional physical addresses; each table entry has:
  - base contains the starting physical address where the segments reside in memory
  - limit specifies the length of the segment
- Segment-table base register (STBR) points to the segment table's location in memory
- Segment-table length register (STLR) indicates number of segments used by a program
  - Segment number s is legal if s < STLR</li>





#### **Segmentation Hardware**







#### **Segmentation Hardware**



Figure 8.20 Example of segmentation.



# **End of Chapter 9**

