# 1<sup>st</sup> CPD Project Informatics and Computing Engineering, FEUP

3LEIC10, Group 11

Adriano Machado, up202105352@up.pt. André Rodrigues, up202108721@up.pt. Daniel Dória, up202108808@up.pt.

# 1 Problem Description

This project aims to analyze the impact on CPU performance during the processing of extensive datasets using matrix multiplication. Divided into two parts, the study will evaluate performance metrics in both single and multi-core environments. By implementing diverse algorithms in C++ and Julia for matrix multiplication and leveraging the PAPI API to gather relevant performance data directly linked to CPU activity, we aim to provide valuable insights into the effectiveness of different techniques on processor performance.

# 2 Algorithms Explanation

In the initial phase of this project, three distinct matrix multiplication algorithms were employed:

- 1. Column Matrix Multiplication
- 2. Line Matrix Multiplication
- 3. Block Matrix Multiplication

For both the **Column Multiplication** and **Line Multiplication** algorithms, a comparative analysis between their C++ implementations and those in another programming language was required. Consequently, we chose Julia, renowned for its suitability in numerical computation and high-performance computing tasks.

In the second phase, we were tasked with developing two parallel versions of the **Line Multiplication** algorithm.

#### 2.1 Single-Core Algorithm Variants

#### 2.1.1 Column Multiplication

This algorithm closely resembles the conventional manual matrix multiplication method. It involves multiplying each element of one matrix row by each corresponding element of the other matrix column. The initial C++ implementation was provided by the teaching staff, and we subsequently implemented it in Julia.

```
for ( i = 0; i < m_ar; i + +) {
    for ( j = 0; j < m_br; j + +) {
        temp = 0;
        for ( k = 0; k < m_ar; k + +) {
            temp += pha[i * m_ar + k] * phb[k * m_br + j];
            }
        phc[i * m_ar + j] = temp;
    }
}</pre>
```

#### 2.1.2 Line Multiplication

The Line Multiplication algorithm differs from Column Multiplication in the order of its nested for loops. Despite this seemingly minor distinction, it offers notable advantages in terms of efficiency, particularly by mitigating cache misses as we shall explore.

```
for ( i = 0; i < m_ar; i++) {
    for ( k = 0; k < m_ar; k++) {
        for ( j = 0; j < m_br; j++) {
            phc [i*m_ar+j] += pha [i*m_ar+k] * phb [k*m_br+j];
        }
    }
}</pre>
```

#### 2.1.3 Block Multiplication

The **Block Multiplication** algorithm breaks down matrices into smaller blocks for multiplication. The algorithm involves six nested for loops. The three outer loops handle the selection of submatrices for the computation, while the three inner loops execute the multiplication operations within these chosen submatrices.

This method yields notable performance advantages, particularly evident when dealing with sizable datasets. Breaking matrices into blocks mitigates cache inefficiencies. Large matrices often exceed cache capacity, resulting in frequent cache misses and consequent slowdowns in computation. By utilizing smaller blocks, this algorithm optimizes cache utilization, thereby minimizing cache misses and enhancing overall performance.

### 2.2 Multi-Core Algorithm Variants

#### 2.2.1 First Implementation

The first parallel implementation employs OpenMP directives for straightforward parallelization. Using the **omp parallel for** directive, the outer loop is parallelized, distributing loop iterations among multiple threads. This allows concurrent computation of matrix multiplication within the nested loops, enhancing performance.

```
int n_threads = omp_get_max_threads();

#pragma omp parallel for num_threads(n_threads) private(j,k)
for(i=0; i < m_ar; i++){
    for(k=0; k < m_ar; k++){
        for(j=0; j < m_br; j++){
            phc[i*m_ar+j] += pha[i*m_ar+k] * phb[k*m_br+j];
        }
    }
}</pre>
```

### 2.2.2 Second Implementation

The second implementation of the parallel matrix multiplication algorithm presents a significant departure from the first approach. While both methods utilize OpenMP directives for parallelization, the second variant introduces nested parallelism. In this approach, a parallel region is established, within which the innermost loop responsible for matrix multiplication is targeted by a **omp parallel** for directive.

#### 3 Performance metrics

To ensure consistency and reliability in our algorithm evaluations, we conducted all tests on a single machine, minimizing external influences on the results. Additionally, the machine remained connected to a power outlet throughout testing to prevent interruptions caused by CPU battery management. Details of the machine specifications can be found in Table 1.

To assess the performance of our C++ algorithms, we leveraged the **PAPI API**, providing insights into CPU metrics and utilization of CPU cache memory during the execution. In addition to measuring the algorithm's execution time, we monitored the occurrence of cache misses at both L1 and L2 cache levels. Furthermore, for variants of the Multi-Core Algorithm, we computed MFlops, speedup, and efficiency metrics.

| Component        | Specification                             |
|------------------|-------------------------------------------|
| Operating System | Ubuntu 5.15.146.1-microsoft-standard-WSL2 |
| Processor        | Intel(R) Core(TM) i7-9750H CPU @ 2.60GHz  |
| RAM              | 12.0 GB (11.9 GB usable)                  |
| L1d Cache        | 192 KiB (6 instances)                     |
| L1i Cache        | 192 KiB (6 instances)                     |
| L2 Cache         | 1.5 MiB (6 instances)                     |
| L3 Cache         | 12 MiB (1 instance)                       |

Table 1: Machine Specifications

# 4 Results and Analysis

## 4.1 Column and Line matrix multiplication algorithms

Figure (a) demonstrates that line matrix multiplication consistently outperforms column matrix multiplication in terms of execution time. This superiority can be attributed, at least in part, to the enhanced cache locality inherent in the line multiplication algorithm. By optimizing data reuse within the CPU cache, the line multiplication approach effectively reduces the occurrence of cache misses, resulting in notable performance enhancements.

The comparison between C++ and Julia implementations reveals diverse performance disparities across the matrix multiplication algorithms. While Julia demonstrates an execution time advantage for the line matrix multiplication, possibly due to its proficiency in numerical computation and Just-In-Time (JIT) compilation, differences emerge concerning the column algorithm. Despite both languages exhibiting reductions in execution time, C++ demonstrates a more substantial decrease, resulting in shorter execution times for the column algorithm compared to Julia's implementation.

Furthermore, Figure (b) reinforces the performance advantage of line matrix multiplication over column multiplication. As matrix dimensions increase, both algorithms experience a rise in L1 and L2 cache misses due to growing data demands exceeding cache capacity. However, line multiplication consistently exhibits lower cache miss counts compared to column multiplication for both cache levels.





(a) Average execution time comparison of column and (b) Average number of cache misses related to matrix line matrix multiplication algorithms size

### 4.2 Line and Block matrix multiplication algorithms

Block matrix multiplication often outperforms traditional line-by-line matrix multiplication due to enhanced cache utilization and reduced memory access overhead. This performance advantage is vividly depicted in Figure 2, where block multiplication consistently surpasses line multiplication, irrespective of block size. This observation underscores the efficacy of block-based approaches in optimizing computational efficiency.

The superiority of block multiplication arises from its ability to minimize memory access overhead and exploit cache resources more efficiently. In conventional line multiplication, frequent accesses to large matrices can overwhelm cache capacity, leading to more frequent retrieval of data from main memory. In contrast, by operating on smaller blocks, block multiplication maximizes cache efficiency, thereby reducing the need for main memory accesses.

While definitive conclusions from the presented data may be challenging to draw, it is evident that for a block size of 512, the average execution time is marginally shorter compared to block sizes of 128 and 256.



Fig. 2: Line and block matrix multiplication execution time comparison

## 4.3 Parallel Line Matrix Multiplication Approaches

Upon examining the results, it's evident that both parallelized algorithms show improvements over their sequential counterparts. However, a closer look reveals distinct differences between the two parallelization approaches. Algorithm 2 exhibits a higher execution time compared to Algorithm 1, but both algorithms show a similar rate of increase in execution time as matrix dimensions grow. Additionally, while Algorithm 1 demonstrates increasing computational capacity with larger matrices, as evidenced by the growth in MFlops, Speedup, and Efficiency metrics, Algorithm 2 experiences diminishing returns in performance metrics as matrix dimensions increase, with decreasing MFlops, Speedup, and Efficiency. This indicates that Algorithm 2's computational throughput decreases for larger matrices.



Fig. 3: Parallelized and non Parallelized execution time comparison



# 5 Conclusions

In conclusion, this project has significantly advanced our comprehension of memory management's pivotal role in program efficiency. Through careful analysis of memory strategies and hardware configurations, we've identified pathways for enhancing sequential program performance without relying on parallel computing.

A key takeaway from our investigation is the substantial impact of cache misses on execution time. Our experiments emphasize the importance of optimizing data access patterns to mitigate cache inefficiencies, highlighting the critical role of memory hierarchy in program performance.

Overall, our findings underscore the importance of meticulous memory management in achieving computational efficiency, laying the groundwork for future advancements in program optimization and system design.