# **Project Overview**

# What do you need to design

• 9-bit Processor:

Instruction Set Architecture

(a) Instruction Set: Lab 1

(b) Architecture: Lab 2

Program:

Machine Code: Lab 3

# Instruction Set (Lab 1)

**C** code: A = B + C + D;



### Assembly (MIPS):

add \$t0, \$s1, \$s2 add \$s0, \$t0, \$s3



#### **Machine Code:**

| ор     | rs     | rt     | rd     | shamt  | funct  |
|--------|--------|--------|--------|--------|--------|
| 6 bits | 5 bits | 5 bits | 5 bits | 5 bits | 6 bits |

Here is the meaning of each name of the fields in MIPS instructions:

- *op*: Basic operation of the instruction, traditionally called the **opcode**.
- *rs*: The first register source operand.
- *rt*: The second register source operand.
- *rd*: The register destination operand. It gets the result of the operation.
- *shamt*: Shift amount. (Section 2.6 explains shift instructions and this term; it will not be used until then, and hence the field contains zero in this section.)
- *funct*: Function. This field, often called the *function code*, selects the specific variant of the operation in the op field.

# Different types of ISA

| Style                       | # Operands | Example                                  | Operation                                        |
|-----------------------------|------------|------------------------------------------|--------------------------------------------------|
| Stack                       | 0          | add                                      | $tos_{(N-1)} \leftarrow tos_{(N)} + tos_{(N-1)}$ |
| Accumulator                 | 1          | add A                                    | acc ← acc + mem[A]                               |
| General Purpose<br>Register | 3 2        | add A B Rc<br>add A Rc                   | mem[A] ← mem[B] + Rc<br>mem[A] ← mem[A] + Rc     |
| Load/Store:                 | 3          | add Ra Rb Rc<br>load Ra Rb<br>store Ra A | Ra ← Rb + Rc<br>Ra ← mem[Rb]<br>mem[A] ← Ra      |

# Architecture (Lab 2)



### Program 1: Encryption

256 Byte Data Memory, 1 Byte = 8 bit

DataMem[0: 48]: Original input Message DataMem[61]: N of prepending space char DataMem[62]: LFSR tap pattern Index

(Use the index to get the pattern)

DataMem[63]: LFSR Starting State

DataMem[64:64+N]: Encrypted Prepending Space DataMem[64+N:127]: Encrypted Message + Encrypted Appending Space



DataMem[64:128][7]: Parity Bit  $\rightarrow$  ^[6:0]

DataMem[64:128][6:0]: Encrypted Message



### $DM[X] = DM[64+X] ^ curr_LFSR$

# Program 2: Decryption

| DataMem[0:63]:    | DataMem[64:127]:  |  |
|-------------------|-------------------|--|
| Decrypted Message | Encrypted Message |  |

- Use DM[64] to calculate LFSR starting state
- 2. Loop through all 9 LFSR Tap pattern, do the decryption, and compare with DM[64:73], see which pattern is able to produce 10 ASCII space.
- 3. Do the decryption

# Program 3: Upgraded Decryption

You will basically repeat Program 2 with some additional refinement

Difference with Program 2:

- 1. Remove all initial space, until a non space character. Then store the non space characters from DM[0](assuming no error)
- 2. Calculate the parity bit. Does  $DM[64 + X][7] == ^DM[64 + X][6:0]$ ?
- If yes, then store the decrypted char into DM[X]
- If no, then store error flag 0x80 into DM[X]