

## **SAMA5D2** Dynamic Memory Implementation Guidelines

### Scope

This application note provides design recommendations for SAMA5D2 series microprocessors regarding PCB layout and software settings to ensure proper device functionality with multiple SDRAM device types.

### **Reference Documents**

| Туре           | Document Title                                                  | Available                | Reference  |
|----------------|-----------------------------------------------------------------|--------------------------|------------|
| Data Sheet     | SAMA5D2 Series                                                  | http://www.microchip.com | DS60001476 |
| Technical Note | Hardware Tips for Point-to-Point System Design Introduction     | http://www.micron.com    | TN-46-14   |
| Standard       | Design Guide for High-Speed Controlled Impedance Circuit Boards | http://shop.ipc.org/     | IPC-2141   |

#### **Software Used**

- IAR Embedded Workbench® for ARM® 7.80.1.11873
- SAM-BA® 3.2.1
- Altium Designer<sup>®</sup> 18.0.2

#### **Hardware Used**

- SAMA5D2-XULT (official demo kit)
- SAMA5D2-PTC-EK (official demo kit)
- MPUx-DRAMx (internal R&D board)

© 2018 Microchip Technology Inc. Application Note DS00002717B-page 1

## **Table of Contents**

| Sc  | cope                                                  | 1  |
|-----|-------------------------------------------------------|----|
| Re  | eference Documents                                    | 1  |
| So  | oftware Used                                          | 1  |
| На  | ardware Used                                          | 1  |
| 1.  | SAMA5D2 DDR Controller Capabilities                   | 3  |
| 2.  | Our Approach                                          | 4  |
| 3.  | Hardware Aspects                                      | 7  |
|     | 3.1. SAMA5D2-XULT Development Kit                     | 8  |
|     | 3.2. SAMA5D2-PTC-EK Development Kit                   |    |
|     | 3.3. SAMA5D24/BGA256 Custom Test Board                |    |
|     | 3.4. SAMA5D27/BGA289 Custom Test Board                |    |
|     | C. I. C. W. IOBETTBOTIESO GUSTOM TOST BOUTG           |    |
| 4.  | Software Aspects                                      | 56 |
|     | 4.1. On-board SDRAM Device(s) Initialization Sequence | 56 |
|     | 4.2. SDRAM Controller Configuration                   |    |
|     | Garage Configuration Configuration                    |    |
| 5.  | Setting Recommendations                               | 91 |
| 6.  | Conclusion                                            | 93 |
| 7.  | Revision History                                      | 94 |
|     | 7.1. Rev. B - 11/2018                                 | 94 |
|     | 7.2. Rev. A - 06/2018                                 |    |
| Th  | ne Microchip Web Site                                 |    |
| 111 | ie Microcriip Web Oite                                |    |
| Cu  | ustomer Change Notification Service                   | 95 |
| Cu  | ustomer Support                                       | 95 |
| Mi  | icrochip Devices Code Protection Feature              | 95 |
| Le  | egal Notice                                           | 96 |
|     | ademarks                                              |    |
|     | uality Management System Certified by DNV             |    |
|     |                                                       |    |
| VVC | orldwide Sales and Service                            | 98 |

### 1. SAMA5D2 DDR Controller Capabilities

The SAMA5D2 series MPU features a Multiport DDR-SDRAM Controller (MPDDRC).

The MPDDRC is a high-bandwidth scrambleable 16-bit or 32-bit Double Data Rate (DDR) multiport memory controller supporting up to 512-Mbyte 8-bank DDR2, DDR3, DDR3L, LPDDR1, LPDDR2 and LPDDR3 devices. Data transfers are performed through a 16/32-bit data bus on one chip select.

The controller operates with the following power supplies:

DDR2, LPDDR1: 1.8V

DDR3: 1.5VDDR3L: 1.35V

LPDDR2, LPDDR3: 1.2V

This application note covers the implementation of the above-mentioned devices providing layout examples and software support.

### 2. Our Approach

The main objective of this application note is to provide SAMA5D2 adopters with practical implementation guidelines and software settings, inferred from actual hardware and extensive tests performed on that hardware:

Figure 2-1. Obtaining Optimal Hardware and Software Implementation



To ensure proper functionality of all SDRAM devices supported by the external memory controller (MPDDRC), numerous hardware and software considerations must be taken into account. While low-speed circuits have few physical constraints on the PCB, circuits featuring high-speed signals do have constraints that must be applied regarding trace length, width and clearance, PCB stacking, and length matching. These rules were applied when designing previously released development kits such as SAMA5D2-XULT and SAMA5D2-PTC-EK. In addition, a custom board has been designed and produced for the purpose of further testing to ensure proper compatibility of SAMA5D2 MPUs with all supported SDRAM devices from different manufacturers.

In addition to the boards, several pieces of testing software were developed. See the figure below.

Figure 2-2. Stress Test Algorithm



The table below describes the testing cases.

**Table 2-1. Testing Cases** 

| Test Case No. | Description                                                            | Purpose                                            |
|---------------|------------------------------------------------------------------------|----------------------------------------------------|
| 1             | Performs pin stuck at high/low test<br>Writes sequential data patterns | Checks data integrity                              |
| 2             | Generates and writes random data                                       | Checks data mismatch, unaligned access             |
| 3             | Generates and transfers large data buffers                             | Checks data transfers in memory via DMA controller |

All SDRAM devices are tested at a clock frequency of 166 MHz (clock period is 6 ns).



**Important:** The board used for the tests was designed for use in a commercial temperature range, therefore this study is limited to the 0°C to +70°C range. This does not mean that the components involved – SAMA5D2 and DDR memory – are limited to function in that range. On the contrary, industrial grades are available and work equally well in the extended -40°C to +85°C range.

Microchip performed such tests using a programmable climatic chamber.

During testing, all test results returned were logged for further analysis.

### 3. Hardware Aspects

Formerly released development kits containing SDRAM devices can be used as references when designing a new board. Layout examples for SDRAM implementation are provided.

Also, some general guidelines must be followed when routing such devices. Most SDRAM manufacturers provide application notes concerning high-speed signal routing, usually offering minimum and recommended constraints for trace width, clearance, length matching, etc. The distances are measured in mils, the usual metric for PCB design, where 1 mil = 0.0254 mm.

The SDRAM controller interface includes:

- Four data byte lanes (see Note 1): DQS[3:0], DQSN[3:0], DQM[3:0], D[31:0]
- ADDR/CMD/CTL signals: BA[2:0], A[13:0], RAS/CAS, CS, CKE, WE, RESETN
- Clock signals: CK/CKn

Below is an exhaustive list of design guidelines for SDRAM signals, grouped by signal types (refer to Technical Note TN-46-14):

- All SDRAM signals:
  - Trace width (see Note 2) for all signals should be 4 mils minimum (0.101 mm) and nominal width should be 6 mils (0.152 mm).
  - The reference power planes must have no splits across any high-speed signal.
  - The impedance of any single-ended signal trace should be 50  $\pm 10\% \Omega$ .
  - The impedance of any differential signal trace should be 100  $\pm$ 10%  $\Omega$ .
- Data lane signals recommendations:
  - Clearance between two adjacent data signals (includes D, DQS, DQM) should be 8 mils minimum and 12 mils nominal (see Note 2).
  - Signals belonging to the same data byte lane should be routed on the same layer.
  - Trace length difference between signals from the same data byte lane should not exceed 50 miles
  - Different D byte lanes should be matched within 0.5 inch of each other.
  - DQS/DQSN signal pairs should be routed as differential signals with the length difference between traces not exceeding 20 mils.
  - The length difference between any data byte lane signal and CK/CKn should not exceed 400 mils.
- Address/Control/Clock signals recommendations (see Note 2):
  - Clearance between command/control signals should be 6 mils minimum and 15 mils nominal.
  - Clearance between address signals should be 6 mils minimum and 12 mils nominal.
  - Clearance between address/control and data signals should be at least 20 mils.
  - Clearance between clock signals of the same differential pair should be 4 mils minimum and 6 mils nominal.
  - Clearance between the differential CK/CKn signal and any other signal should be 8 mils minimum and 12 mils nominal.
  - This type of signals should be routed on the same layer.
  - CK/CKn should be routed as differential signals with the length difference between traces not exceeding 20 mils.

The length difference between any address/control signal and CK/CKn should not exceed 200 mils.

#### Note:

- A data byte lane is a group of SDRAM signals which ensures that byte-formatted data are properly transferred between the SDRAM device and controller. It features 8 data signals (D[7:0]), one data mask signal (DQM) and a pair of data strobe signals (DQS/ DQSN). An 8-, 16- or 32-bit SDRAM device has one, two or four data byte lanes, respectively.
- The trace width and clearance values from these recommendations are chosen in order to match the desired impedance of each signal trace in relation with manufacturable PCB parameters, e.g. dielectric height. Consult the PCB manufacturer to accurately optimize these values.

Refer to the Micron technical note TN-46-14 "Hardware Tips for Point-to-Point System Design Introduction" for more details.

### 3.1 SAMA5D2-XULT Development Kit

The SAMA5D2-XULT development kit is built on a 6-layer PCB. The board features a SAMA5D27/BGA289 MPU and two 2-Gbit Micron DDR3L-SDRAM devices (Part No: MT41K128M16JT-125:K).

Figure 3-1. SAMA5D2C-XULT Development Kit





Figure 3-2. SAMA5D2-XULT Layer 1 (Top)

The layout example in the above figure shows the top layer of the board focused on the DDR3-SDRAM routing. Part of the address signals and the differential clock is present on the top layer, with the mentioned trace width and minimum clearance. These values are equal to or above the minimum required. There is also a 30 mils clearance between the control/command and data signals, above the minimum required.

Figure 3-3. SAMA5D2-XULT Layer 6 (Bottom)



The above figure shows the bottom layer of the DDR3-SDRAM layout. Signals from two data lanes are being routed on the bottom layer, belonging to data lane 2 (D16-D23) and data lane 0 (D0-D7), including their respective DQS/DQSn and DQM signals. Trace width used is 5 mils, and the smallest clearance is 9 mils, both values exceeding the minimum required. These traces are tightly matched, the maximum mismatch length not exceeding 7 mils, well below the maximum allowed.

Figure 3-4. SAMA5D2-XULT Layer 5 (VDD)



The above figure shows layer 5 of the board, used as a power plane. The highlighted region covers the traces belonging to the DDR3-SDRAM routing and serves as a reference plane for the impedance matching of the bottom traces. Also, it contains no splits across any high-speed signal.

The trace impedance for top or bottom layers is calculated using the impedance formula (according to Standard IPC-2141) for a microstrip line:

#### Equation 1

$$Z_0(\Omega) = \frac{87}{\sqrt{\varepsilon_r + 1.41}} ln \left[ \frac{5.98H}{(0.8W + T)} \right]$$

Where  $\varepsilon_r$  is the dielectric constant, H is the dielectric height, W is the trace width and T the trace thickness.

In our case (available in the table SAMA5D2-XULT Detailed PCB Stack-up):

- $\varepsilon_r = 3.95$  for FR-4 dielectric
- H = 3.8207 mils between bottom layer (layer 6) and power plane (layer 5)
- W = 5 mils width for bottom traces
- T = 1.87 mils copper thickness.

Using the above parameters, the trace impedance is calculated to be  $Z_0$  = 51.18  $\Omega$ , covered by the ±10% tolerance.

Figure 3-5. SAMA5D2-XULT PCB Stacking



Table 3-1. SAMA5D2-XULT Detailed PCB Stack-up

| Layer Name  | Туре                        | Material            | Thickness<br>[mm] | Thickness<br>[mil] | Dielectric<br>Material | Dielectric<br>Constant |
|-------------|-----------------------------|---------------------|-------------------|--------------------|------------------------|------------------------|
| Top Overlay | Overlay                     | _                   | _                 | _                  | _                      | _                      |
| Top Solder  | Solder<br>Mask/<br>Coverlay | Surface<br>Material | 0.01016           | 0.4                | Solder Resist          | 3.5                    |
| TOP         | Signal                      | Copper              | 0.0475            | 1.87               | _                      | _                      |
| Dielectric1 | Dielectric                  | Core                | 0.09705           | 3.8207             | FR-4                   | 3.95                   |
| GND2        | Signal                      | Copper              | 0.03048           | 1.2                | _                      | _                      |
| Dielectric2 | Dielectric                  | Core                | 0.1               | 3.937              | FR-4                   | 3.85                   |
| INT3        | Signal                      | Copper              | 0.03048           | 1.2                | _                      | _                      |
| Dielectric3 | Dielectric                  | Core                | 0.93484           | 36.8047            | FR-4                   | 3.99                   |
| INT4        | Signal                      | Copper              | 0.03048           | 1.2                | _                      | _                      |
| Dielectric4 | Dielectric                  | Core                | 0.1               | 3.937              | FR-4                   | 3.85                   |
| VCC5        | Signal                      | Copper              | 0.03048           | 1.2                | _                      | _                      |
| Dielectric5 | Dielectric                  | Core                | 0.09705           | 3.8207             | FR-4                   | 3.95                   |
| воттом      | Signal                      | Copper              | 0.0475            | 1.87               | _                      | _                      |

| continued         |                             |                     |                   |                    |                        |                        |  |
|-------------------|-----------------------------|---------------------|-------------------|--------------------|------------------------|------------------------|--|
| Layer Name        | Туре                        | Material            | Thickness<br>[mm] | Thickness<br>[mil] | Dielectric<br>Material | Dielectric<br>Constant |  |
| Bottom Solder     | Solder<br>Mask/<br>Coverlay | Surface<br>Material | 0.01016           | 0.4                | Solder Resist          | 3.5                    |  |
| Bottom<br>Overlay | Overlay                     | _                   | _                 | _                  | _                      | _                      |  |

SAMA5D2-PTC-EK Development Kit

Figure 3-6. SAMA5D2-PTC-EK Development Kit







The SAMA5D2-PTC-EK is a development kit built on an 8-layer PCB. The board features a SAMA5D27/BGA289 MPU and two 2-Gbit Winbond DDR2-SDRAM devices (Part No.: W972GG6KB-25).

Figure 3-7. SAMA5D2-PTC-EK Layer 1 (Top)



The layout example in the above figure shows the top layer of the board focused on the DDR2-SDRAM routing. Some of the address signals and the differential clock are present on the top layer, with the mentioned trace width and minimum clearance. These values are equal to or above the minimum required. There is also a 10 mils clearance between the CK/CKn signals and any other signal, above the minimum required.

Figure 3-8. SAMA5D2-PTC-EK Layer 8 (Bottom)



The layout example in the above figure shows the bottom layer of the DDR2-SDRAM layout. Signals from two data lanes are being routed on the bottom layer, belonging to data lane 2 (D16-D23) and data lane 0 (D0-D7), including their respective DQS/DQSn and DQM signals. Trace width used is 5 mils, and the clearance is 10 mils, both values exceeding the minimum required. On very short distances (typically the route a path needs to take to escape a dense BGA area), the clearance may go slightly below the minimum required. This is acceptable for dense designs only and shall be applied only if no other solution exists. These signals are also length-matched.

Figure 3-9. SAMA5D2-PTC-EK Layer 5 (VDD)



The above figure shows layer 5 of the board, used as a power plane. The highlighted region covers the traces belonging to the DDR2-SDRAM routing and serves as a reference plane for the impedance matching of the signals from layer 6 (see layer stack-up). Also, it contains no splits across any high-speed signal.

The trace impedance for inner layer 6 (see the figure below), which is used as signal layer, is calculated using the impedance formula (according to Standard IPC-2141) for an asymmetric stripline:

### Equation 2

$$Z_{0}(\Omega) = \frac{80}{\sqrt{\varepsilon_{r}}} ln \left[ \frac{1.9(2H+T)}{0.8W+T} \right] \left[ 1 - \frac{H}{4H_{1}} \right]$$

Where  $\varepsilon_r$  is the dielectric constant, H1 is the dielectric height below the signal layer, H is the dielectric height above the signal layer, W is the trace width and T the trace thickness.

In our case (available in the table SAMA5D2-PTC-EK Detailed PCB Stack-up):

- $\varepsilon_r = 4.5$  for FR-4 dielectric
- H1 = 13.8 mils below layer 6
- H = 5.12 mils above layer 6
- W = 5 mils trace width
- T = 1.38 mils copper thickness

Using the above parameters, the trace impedance is calculated to be Z0 = 48.26  $\Omega$ , covered by the  $\pm 10\%$  tolerance.

Applying Equation 1 for traces on the top or bottom layer, for the above parameters and a dielectric height H = 3.63 mils, results in a near perfect 49.92  $\Omega$  trace impedance.

Figure 3-10. SAMA5D2-PTC-EK Layer 6



All trace widths and clearances shown in the above figure are in accordance with the general design rules.



Figure 3-11. SAMA5D2-PTC-EK PCB Stacking

Table 3-2. SAMA5D2-PTC-EK Detailed PCB Stack-up

BOTTOM Conductor

Surface

8

| Layer Name  | Туре                        | Material            | Thickness<br>[mm] | Thickness<br>[mil] | Dielectric<br>Material | Dielectric<br>Constant |
|-------------|-----------------------------|---------------------|-------------------|--------------------|------------------------|------------------------|
| Top Overlay | Overlay                     | _                   | _                 | _                  | _                      | _                      |
| Top Solder  | Solder<br>Mask/<br>Coverlay | Surface<br>Material | 0.01016           | 0.4                | Solder Resist          | 3.5                    |
| TOP         | Signal                      | Copper              | 0.035052          | 1.38               | _                      | _                      |
| Dielectric1 | Dielectric                  | Core                | 0.092202          | 3.63               | FR-4                   | 4.5                    |
| GND02       | Signal                      | Copper              | 0.035052          | 1.38               | _                      | _                      |
| Dielectric2 | Dielectric                  | Core                | 0.130048          | 5.12               | FR-4                   | 4.5                    |
| ART03       | Signal                      | Copper              | 0.035052          | 1.38               | _                      | _                      |
| Dielectric3 | Dielectric                  | Core                | 0.35052           | 13.8               | FR-4                   | 4.5                    |
| PWR04       | Signal                      | Copper              | 0.035052          | 1.38               | _                      | _                      |
| Dielectric4 | Dielectric                  | Core                | 0.130048          | 5.12               | FR-4                   | 4.5                    |
| PWR05       | Signal                      | Copper              | 0.035052          | 1.38               | _                      | _                      |
| Dielectric5 | Dielectric                  | Core                | 0.35052           | 13.8               | FR-4                   | 4.5                    |

| continue          | continued                   |                     |                   |                    |                        |                        |  |  |
|-------------------|-----------------------------|---------------------|-------------------|--------------------|------------------------|------------------------|--|--|
| Layer Name        | Туре                        | Material            | Thickness<br>[mm] | Thickness<br>[mil] | Dielectric<br>Material | Dielectric<br>Constant |  |  |
| ART06             | Signal                      | Copper              | 0.035052          | 1.38               | _                      | _                      |  |  |
| Dielectric6       | Dielectric                  | Core                | 0.130048          | 5.12               | FR-4                   | 4.5                    |  |  |
| GND07             | Signal                      | Copper              | 0.035052          | 1.38               | _                      | _                      |  |  |
| Dielectric7       | Dielectric                  | Core                | 0.092202          | 3.63               | FR-4                   | 4.5                    |  |  |
| воттом            | Signal                      | Copper              | 0.035052          | 1.38               | _                      | _                      |  |  |
| Bottom Solder     | Solder<br>Mask/<br>Coverlay | Surface<br>Material | 0.01016           | 0.4                | Solder Resist          | 3.5                    |  |  |
| Bottom<br>Overlay | Overlay                     | _                   | _                 | _                  | _                      | _                      |  |  |

#### 3.3 SAMA5D24/BGA256 Custom Test Board

This custom board is designed solely for testing multiple MPU+SDRAM configurations. It features five individual sets of SAMA5D24 MPU paired with 2xDDR3L-SDRAM, 2xDDR2-SDRAM, 2xLPDDR1-SDRAM, 2xLPDDR2-SDRAM and 1xLPDDR3-SDRAM devices. Each set has its own power management integrated circuit (PMIC).

The layer stack-up is shown in the following figure and table. Since all five sets are on the same board, they share the same stack-up.



Figure 3-12. SAMA5D24/BGA256 Custom Test Board Layer Stack-up

Note the use of blind vias. Considering the very fine 0.4 mm ball pitch of the SAMA5D24, microvias in MPU pads were used. Large through-hole vias were not used in the fan-out of the MPU.

Table 3-3. Detailed Test Board Layer Stack-up

| Layer Name  | Туре                        | Material            | Thickness<br>[mm] | Thickness<br>[mil] | Dielectric<br>Material | Dielectric<br>Constant |
|-------------|-----------------------------|---------------------|-------------------|--------------------|------------------------|------------------------|
| Top Overlay | Overlay                     | _                   | _                 | _                  | _                      | _                      |
| Top Solder  | Solder<br>Mask/<br>Coverlay | Surface<br>Material | 0.02              | 0.79               | Solder Resist          | 3.5                    |
| TOP         | Signal                      | Copper              | 0.035             | 1.38               | _                      | _                      |
| Dielectric1 | Dielectric                  | Prepreg             | 0.105             | 4.13               | FR-4                   | 4.5                    |
| GND02       | Signal                      | Copper              | 0.018             | 0.71               | _                      | _                      |
| Dielectric2 | Dielectric                  | Core                | 0.13              | 5.12               | FR-4                   | 4.5                    |
| ART03       | Signal                      | Copper              | 0.018             | 0.71               | _                      | _                      |
| Dielectric3 | Dielectric                  | Prepreg             | 0.105             | 4.13               | FR-4                   | 4.5                    |
| ART04       | Signal                      | Copper              | 0.018             | 0.71               | _                      | _                      |
| Dielectric4 | Dielectric                  | Core                | 0.13              | 5.12               | FR-4                   | 4.5                    |
| PWR05       | Signal                      | Copper              | 0.018             | 0.71               | _                      | _                      |

# **Hardware Aspects**

| continued         |                             |                     |                   |                    |                        |                        |  |
|-------------------|-----------------------------|---------------------|-------------------|--------------------|------------------------|------------------------|--|
| Layer Name        | Туре                        | Material            | Thickness<br>[mm] | Thickness<br>[mil] | Dielectric<br>Material | Dielectric<br>Constant |  |
| Dielectric5       | Dielectric                  | Prepreg             | 0.105             | 4.13               | FR-4                   | 4.5                    |  |
| ART06             | Signal                      | Copper              | 0.018             | 0.71               | _                      | _                      |  |
| Dielectric6       | Dielectric                  | Core                | 0.13              | 5.12               | FR-4                   | 4.5                    |  |
| GND07             | Signal                      | Copper              | 0.018             | 0.71               | _                      | _                      |  |
| Dielectric7       | Dielectric                  | Prepreg             | 0.105             | 4.13               | FR-4                   | 4.5                    |  |
| воттом            | Signal                      | Copper              | 0.035             | 1.38               | _                      | _                      |  |
| Bottom Solder     | Solder<br>Mask/<br>Coverlay | Surface<br>Material | 0.02              | 0.79               | Solder Resist          | 3.5                    |  |
| Bottom<br>Overlay | Overlay                     | _                   | _                 | _                  | _                      | _                      |  |

Figure 3-13. MPUx-DRAMX DDR3L SDRAM Device

GND POWER



DS00002717B-page

This set features a SAMA5D24/BGA256 MPU and two 1-Gbit ISSI DDR3L-SDRAM devices (Part No.: IS43TR16640B-15GBL).

Address/control/comm and signals
Trace width = 5 mils
Trace clearance = 6 mils
Data lane 0 (D0-D7)
Trace width = 5 mils
Trace clearance = 8 mils
Data lane 1 (D8-D15)
Trace width = 5 mils
Trace clearance = 8 mils
Data lane 2 (D16-D23)
Trace width = 5 mils
Trace clearance = 8 mils
Trace clearance = 8 mils

Figure 3-14. SAMA5D24/BGA256/DDR3L-SDRAM Layer 3

The layout example in the above figure shows layer 3 of the test board focused on the DDR3L-SDRAM configuration. It is used as a signal layer and contains traces for data lane 0..2 and address/control/command signals. Trace width and clearance are in accordance with the minimum required for most of these signals. There are, however, exceptions in the region underneath the MPU, where the 0.4 mm ball pitch does not allow routing of traces wider than 3 mils. In this case, we must violate the 4 mils minimum width rule due to physical constraints.



Figure 3-15. SAMA5D24/BGA256/DDR3L-SDRAM Layer 5

Layer 5 of the test board serves as a power plane and is also used as an impedance matching reference for the neighboring signal layers (layers 4 and 6). The highlighted region shown in the above figure powers the SDRAM device. It covers a large surface and it does not feature any splits over any high-speed signal, in order to ensure a good signal integrity.

00000



Figure 3-16. SAMA5D24/BGA256/DDR3L-SDRAM Layer 6

Layer 6 contains signals (see the above figure) belonging to data lane 3. All traces belonging to data lane 3 are tightly matched, with a mismatch of only 15 mils.

To calculate the trace impedance for differential signals located in inner layers, like the DQS/DQSn pair, we recommend using impedance calculators/solvers to speed up the design process. For maximum accuracy, make sure that these tools are in accordance with the IPC-2141 standard.

Using the parameters from the table Detailed Test Board Layer Stack-up, and with the trace width of 4 mils and 8 mils clearance, the trace impedance of the differential pair DQS3/DQS3n is calculated to be 94.83  $\Omega$ , which is within tolerance.

In the same manner, the CK/CKn differential clock trace impedance can be calculated. The clock signal is routed on the top layer (see the figure below), has a 4 mils width, an 8 mils clearance and 4.13 mils dielectric height, resulting in a  $101.73~\Omega$  impedance.



Figure 3-17. SAMA5D24/BGA256/DDR3L-SDRAM Layer 1 (Top)

Figure 3-18. MPUx-DRAMx DDR2 Device





This set features a SAMA5D24/BGA256 MPU and two 512-Mbit ISSI DDR2-SDRAM devices (Part No.: IS43DR16320E-25DBL).

Figure 3-19. SAMA5D24/BGA256/DDR2-SDRAM Layer 3



The above figure shows layer 3 of the test board focused on the DDR2-SDRAM configuration. It is used as a signal layer, contains traces for data lane 0..2 and address/control/command signals. Trace width and clearance are in accordance with the minimum required for most of these signals. There are, however, exceptions in the region underneath the MPU, where the 0.4 mm ball pitch did not allow to route traces wider than 3 mils or a larger than 3 mils clearance. In this case we must violate the 4 mils minimum width rule due to physical constraints.

Figure 3-20. SAMA5D24/BGA256/DDR2-SDRAM Layer 5



Layer 5 of the test board serves as a power plane and is also used as an impedance matching reference for the neighboring signal layers (layers 4 and 6). The highlighted region shown in the above figure powers the SDRAM device. It covers a large surface and it does not feature any splits over any high-speed signal, in order to ensure a good signal integrity.



Figure 3-21. SAMA5D24/BGA256/DDR2-SDRAM Layer 6

Layer 6 contains signals (see the above figure) belonging to data lane 3. All traces belonging to data lane 3 are tightly matched, with a mismatch of only 17 mils.

To calculate the trace impedance for differential signals located in inner layers, like the DQS/DQSn pair, we recommend using impedance calculators/solvers to speed up the design process. For maximum accuracy, make sure that these tools are in accordance with the IPC-2141 standard.

Using the parameters from the table Detailed Test Board Layer Stack-up, and with the trace width of 4 mils and 8 mils clearance, the trace impedance of differential pair DQS3/DQS3n is calculated to be 94.83  $\Omega$ , which is within tolerance.

In the same manner, the CK/CKn differential clock trace impedance can be calculated. The clock signal is routed on the top layer (see the figure below), has a 4 mils width, an 8 mils clearance and a 4.13 mils dielectric height, resulting in a  $101.73~\Omega$  impedance.



SAMA5D24/BGA256/LPDDR1-S

DRAM

Devices

Figure 3-23. MPUx-DRAMx LPDDR1 Device





This set features a SAMA5D24/BGA256 MPU and two 256-Mbit ISSI LPDDR1-SDRAM devices (Part No.: IS43LR16160G-6BLI).

Figure 3-24. SAMA5D24/BGA256/LPDDR1-SDRAM Layer 6



The layout example in the above figure shows layer 6 of the layout centered on the LPDDR1-SDRAM set. On this layer, the data lane 3 (D24-D31) signals have been routed, with the commented trace width and clearance, in accordance with the general routing rules. The route length mismatch within the data lane is 17 mils, well below the maximum 50 mils mismatch.



Figure 3-25. SAMA5D24/BGA256/LPDDR1-SDRAM Layer 8 (Bottom)

The above figure shows the bottom layer of the test board, centered on the LPDDR1-SDRAM device with the indicated trace width and clearance.

Figure 3-26. SAMA5D24/BGA256/LPDDR1-SDRAM Layer 5



Layer 5 of the test board serves as a power plane and is also used as an impedance matching reference for the neighboring signal layers (layers 4 and 6). The highlighted region shown in the above figure powers the SDRAM device. It covers a large surface and it does not feature any splits over any high-speed signal, in order to ensure a good signal integrity.

SAMA5D24/BGA256/LPDDR2-SDRAM

Devices

Figure 3-27. MPUx-DRAMx LPDDR2 Device



This set features a SAMA5D24/BGA256 MPU and two 512-Mbit ISSI LPDDR2-SDRAM devices (Part No.: IS43LD16320A-25BLI).

Figure 3-28. SAMA5D24/BGA256/LPDDR2-SDRAM Layer 3



The above figure shows layer 3 of the test board focused on the LPDDR2-SDRAM configuration. It is used as a signal layer, contains traces for data lane 0..2 and address/control/command signals. Trace width and clearance are in accordance with the minimum required for most of these signals. There are, however, exceptions in the region underneath the MPU, where the 0.4 mm ball pitch does not allow to route traces wider than 3 mils or a larger than 3 mils clearance. In this case, we must violate the 4 mils minimum width rule due to physical constraints.

Figure 3-29. SAMA5D24/BGA256/LPDDR2-SDRAM Layer 5



Layer 5 of the test board serves as a power plane and is also used as an impedance matching reference for the neighboring signal layers (layers 4 and 6). The highlighted region shown in the above figure powers the SDRAM device. It covers a large surface and it does not feature any splits over any high-speed signal, in order to ensure a good signal integrity.



Figure 3-30. SAMA5D24/BGA256/LPDDR2-SDRAM Layer 6

Layer 6 contains signals (see the above figure) belonging to data lane 3. All traces belonging to data lane 3 are tightly matched, with a mismatch of only 17 mils.

To calculate the trace impedance for differential signals located in inner layers, like the DQS/DQSn pair, impedance calculators/solvers are recommended to be used to speed up the design process. For maximum accuracy, make sure that these tools are in accordance with the IPC-2141 standard.

Using the parameters from the table Detailed Test Board Layer Stack-up, and with the trace width of 4 mils and a 8 mils clearance, results for differential pair DQS3/DQS3n in a trace impedance of 94.83  $\Omega$ , which is within tolerance.

In the same manner, the CK/CKn differential clock trace impedance can be calculated. The clock signal is routed on the top layer (see the figure SAMA5D24/BGA256/DDR2-SDRAM Layer 1 (Top)), has a 4 mils width, 8 mils clearance and 4.13 mils dielectric height, resulting in a 101.73  $\Omega$  impedance.

Figure 3-31. MPUx-DRAMx LPDDR3 Device



This set features a SAMA5D24/BGA256 MPU and one 8-Gbit Micron LPDDR3-SDRAM device (Part No.: MT52L256M32D1PF-107WT).

Figure 3-32. SAMA5D24/BGA256/LPDDR3-SDRAM Layer 3



The above figure shows layer 3 of the test board focused on the LPDDR3-SDRAM configuration. It is used as a signal layer, and contains traces for data lanes 1 and 2. Trace width and clearance are in accordance with the minimum required for most of these signals. There are, however, exceptions in the region underneath the MPU, where the 0.4-mm ball pitch does not allow routing of traces wider than 3 mils. In this case, it is allowed to go below the 4 mils minimum because of high signal density.

Traces belonging in each data lane are tightly matched, with a 14-mils length mismatch for data lane 1 and a 34-mils mismatch for data lane 2. The DQS1/DQS1n and DQS2/DQS2n differential signals are also very precisely matched with a mismatch between signals from the same pair of 1 mil, respectively 3.2 mils.



Figure 3-33. SAMA5D24/BGA256/LPDDR3-SDRAM Layer 4

The above figure shows layer 4 of the test board, centered on the LPDDR3-SDRAM device. It is used as signal layer and contains both address and control/command signals. The trace width and clearance size are in accordance with the general routing rules.

The trace impedance can be calculated using the stripline impedance formula (Equation 2) or using a specialized calculator. Applying the formula results in a trace impedance  $Z0 = 48.17 \Omega$ .



Figure 3-34. SAMA5D24/BGA256/LPDDR3-SDRAM Layer 1 (Top)

The above figure shows the top layer of the test board centered on the LPDDR3-SDRAM device. The differential CK/CKn signals are routed on this layer, with the commented trace width and clearance. The differential pair impedance is  $101.73~\Omega$ , very close to the  $100~\Omega$  target.



Figure 3-35. SAMA5D24/BGA256/LPDDR3-SDRAM Layer 6

The above figure shows layer 6, where data lanes 0 and 3 from the LPDDR3-SDRAM are routed.

The target impedance for DQS0/DQS0n and DQS3/DQS3n differential pairs is 100  $\Omega$ . Using an impedance calculator resulted in a value of 98.16  $\Omega$ . All power layers provide an unslotted reference plane to maintain a good signal integrity.

## 3.4 SAMA5D27/BGA289 Custom Test Board

This is a custom board solely designed for testing MPU+SDRAM configurations not covered by the SAMA5D24/BGA256 test board. It features two individual sets of SAMA5D27 MPUs paired with 1x32-bit LPDDR-SDRAM and 1x32-bit LPDDR2-SDRAM. Each set has its own power management integrated circuit (PMIC).

The layer stack-up is shown in the following table. Since both sets are on the same board, they share the same stack-up.

Table 3-4. Detailed Test Board Layer Stack-Up

| Layer Name  | Type    | Material | Thickness<br>[mm] | Thickness<br>[mil] | Dielectric<br>material | Dielectric<br>constant |
|-------------|---------|----------|-------------------|--------------------|------------------------|------------------------|
| Top Overlay | Overlay | _        | _                 | _                  | _                      | _                      |

| continue          | continued                   |                     |                   |                    |                        |                        |
|-------------------|-----------------------------|---------------------|-------------------|--------------------|------------------------|------------------------|
| Layer Name        | Type                        | Material            | Thickness<br>[mm] | Thickness<br>[mil] | Dielectric<br>material | Dielectric<br>constant |
| Top Solder        | Solder<br>Mask/<br>Coverlay | Surface<br>Material | 0.02              | 0.79               | Solder Resist          | 3.5                    |
| L1-TOP            | Signal                      | Copper              | 0.035             | 1.38               | _                      | _                      |
| Dielectric 1      | Dielectric                  | Prepreg             | 0.09              | 3.54               | FR-4                   | 4.2                    |
| L2-GND            | Signal                      | Copper              | 0.018             | 0.71               | _                      | _                      |
| Dielectric2       | Dielectric                  | Core                | 0.1               | 3.93               | FR-4                   | 4.2                    |
| L3-INT3           | Signal                      | Copper              | 0.018             | 0.71               | _                      | _                      |
| Dielectric3       | Dielectric                  | Prepreg             | 0.95              | 37.4               | FR-4                   | 4.2                    |
| L4-INT4           | Signal                      | Copper              | 0.018             | 0.71               | _                      | _                      |
| Dielectric4       | Dielectric                  | Core                | 0.1               | 3.93               | FR-4                   | 4.2                    |
| L5-VDD            | Signal                      | Copper              | 0.018             | 0.71               | _                      | _                      |
| Dielectric5       | Dielectric                  | Prepreg             | 0.09              | 3.54               | FR-4                   | 4.2                    |
| L6-BOTTOM         | Signal                      | Copper              | 0.035             | 1.38               | _                      | _                      |
| Bottom Solder     | Solder<br>Mask/<br>Coverlay | Surface<br>Material | 0.02              | 0.79               | Solder Resist          | 3.5                    |
| Bottom<br>Overlay | Overlay                     | _                   | _                 | _                  | _                      | _                      |

SAMA5D27/BGA289/LPDDR1-S

DRAM

Device

DS00002717B-page





• A DQ31

→ A DQM3

A DDR DOS

→ A DQ15

→ A DOS1 → A DQM1

A DDR DQS1

This set features a SAMA5D27/BGA289 MPU and one 512-Mbit LPDDR-SDRAM device (Part No.: W949D2DBJX5I).

Figure 3-37. SAMA5D27/BGA289/LPDDR1-SDRAM Layer 1 (TOP)



The top layer of this test board shown in the above figure contains part of the data and address traces of this set. The trace width for single-ended signals on the top layer is 5 mils and it easily achieves a near  $50\Omega$  trace impedance, according to the specifications. The trace clearance is 11 mils, above the minimum.

The differential CK/CKn signal traces are 4 mils wide and clearance between the differential traces of 6 mils, achieving an impedance very close to  $100\Omega$ .

When calculating the single-ended or differential trace impedance on top or bottom layers, the effect of the solder mask must be considered.

In case of a dense or complicated board design, if the signals within the same byte lane cannot be routed in the same layer, it is possible to have some signals routed on other layers, thus violating the same layer byte lane rule.



Figure 3-38. SAMA5D27/BGA289/LPDDR1-SDRAM Layer 2

Layer 2 of the test board serves as ground plane as well as impedance-matching reference for the neighboring signal layers (layers 1 and 3). The region shown in the above figure provides the return path for the SDRAM device. It covers a large surface and does not feature any splits over high-speed signals thus ensuring good signal integrity.



Figure 3-39. SAMA5D27/BGA289/LPDDR1-SDRAM Layer 4

The figure above shows layer 4 of the test board, centered on the LPDDR1-SDRAM set. While most of the traces have clearances above or at the same value as the minimum, in small regions it is acceptable to have a reduced clearance due to physical constraints.

It is important to have all signals within the same byte lane tightly length-matched. In this design, the traces within any byte lane have a length mismatch of maximum 6 mils.

### 3.4.2 SAMA5D27/BGA289/LPDDR2-SDRAM Devices

This set features a SAMA5D27/BGA289 MPU and one 4-Gbit LPDDR2-SDRAM device (Part No.:AS4C128M32MD2A-18BIN).

DS00002717B-page





Figure 3-41. SAMA5D27/BGA289/LPDDR2-SDRAM Layer 3

The layout example in the figure above features mostly data traces routed on layer 3. In the region directly below the LPDDR2 memory device, the trace clearance is lower than the specified value due to physical constraints. On inner layers the trace clearance is not as strict as on the outer layers due to lower crosstalk. Routing using vias in pads in designs featuring devices with finer pitch results in easier routing and better clearance.

00



Figure 3-42. SAMA5D27/BGA289/LPDDR2-SDRAM Layer 5

Layer 5 of the test board serves as a power plane and is also used as an impedance-matching reference for the neighboring signal layers (layers 4 and 6). The highlighted region shown in the above figure powers the SDRAM device. It covers a large surface and it does not feature any splits over any high-speed signal, in order to ensure good signal integrity.



Figure 3-43. SAMA5D27/BGA289/LPDDR2-SDRAM Layer 6 (BOTTOM)

The bottom layer is illustrated in the figure above. Because of physical constraints, some traces routed to the SDRAM device have sections with reduced trace width, from 5 to 4 mils. Improvements in signal integrity on the bottom layer can be further improved by using decoupling capacitors with a 0201-sized package instead of 0402. This makes routing easier in denser designs and improves decoupling due to lower inductance.

On layer 6, the CK/CKn and DQS2/DQS2n differential signals are being routed. Having a trace width of 4 mils and 6 mils clearance between the differential traces allows for a good  $100\Omega$  impedance matching, considering the stack-up from table 3-4. Having a low dielectric height between the signal layer and the reference plane allows for narrower traces and lower clearances for differential signals, while maintaining the same impedance, which is convenient for high-density designs.

# 4. Software Aspects

## 4.1 On-board SDRAM Device(s) Initialization Sequence

Every DDR-SDRAM type has a specific initialization sequence that must be performed after system power-up. The required steps are a sequence of electrical patterns, executed by software by the microprocessor and applied to the memory device through the embedded DRAM controller ("MPDDRC").

These settings are detailed in section "Multiport DDR-SDRAM Controller (MPDDRC)" of the *SAMA5D2 Series* data sheet. They are explained in a straightforward sequential manner below, for each kind of memory device. After the last step in the initialization sequence is issued, the SDRAM device is fully functional.

The tables in the following sub-chapters describe each initialization step with the necessary action (what needs to be done), the registers involved in that action, and the settings (values) to be written in the register fields.

Software support is provided with drivers and examples in the form of a software package.

### 4.1.1 DDR3-SDRAM/DDR3L-SDRAM Initialization

The initialization sequence is performed by software. The DDR3-SDRAM devices are initialized by the sequence described in the table below.

**Note:** These settings were verified as functional for the Micron MT52L256M32D1PF-107WT device. Application to other brands should be verified against their respective data sheets.

Table 4-1. DDR3-SDRAM/DDR3L-SDRAM Initialization

| Step | Action                              | Register                                            | Setting                                                                               |  |
|------|-------------------------------------|-----------------------------------------------------|---------------------------------------------------------------------------------------|--|
| 1    | Program the memory device type      | MPDDRC_MD                                           | MD = 4 (for DDR3), DBW = 0 (32 bits)                                                  |  |
| 2    | Program the shift sampling value    | MPDDRC_RD_DATA_PATH                                 | Section 4.2 SDRAM Controller                                                          |  |
| 3    | Program DDR3-SDRAM features         | MPDDRC_CR MPDDRC_TPR0<br>MPDDRC_TPR1<br>MPDDRC_TPR2 | Configuration provides values for these fields. These values depend on the DDR clock. |  |
| 4    | Issue a NOP command <sup>(4)</sup>  | MPDDRC_MR                                           | MODE = 1                                                                              |  |
| 5    | 500 μs delay <sup>(1)</sup>         | _                                                   | _                                                                                     |  |
| 6    | Issue a NOP command <sup>(4)</sup>  | MPDDRC_MR                                           | MODE = 1                                                                              |  |
| 7    | Issue an EMRS2 cycle <sup>(2)</sup> | MPDDRC_MR                                           | MODE = 5                                                                              |  |
| 8    | Issue an EMRS3 cycle <sup>(2)</sup> | MPDDRC_MR                                           | MODE = 5                                                                              |  |
| 9    | Issue an EMRS1 cycle <sup>(2)</sup> | MPDDRC_MR                                           | MODE = 5                                                                              |  |
| 10   | Write a '1' to the DLL bit          | MPDDRC_CR                                           | DLL = 1                                                                               |  |

|      | continued                                            |            |                   |  |  |
|------|------------------------------------------------------|------------|-------------------|--|--|
| Step | Action                                               | Register   | Setting           |  |  |
| 11   | Issue a Mode Register Set (MRS) cycle <sup>(3)</sup> | MPDDRC_MR  | MODE = 3          |  |  |
| 12   | Issue a Calibration command (MRS) (3)                | MPDDRC_MR  | MODE = 6          |  |  |
| 13   | Provide a Normal Mode command <sup>(4)</sup>         | MPDDRC_MR  | MODE = 0          |  |  |
| 14   | Write the refresh rate in COUNT field                | MPDDRC_RTR | COUNT = Trefi/Tck |  |  |

- 1. To issue a delay:
  - disable interrupts;
  - compute a deadline = ROUND\_INT\_DIV((timer\_channel\_freq/1000)\*count, 1000), where count is the delay in µs;
  - start a timer and wait for the timer to reach the deadline;
  - enable interrupts.
- 2. To issue an Extended Mode Register Set (EMRS) cycle, after setting the MODE field to 5, read MPDDRC\_MR and add a memory barrier assembler instruction just after the read. Then perform a write access to the DDR3-SDRAM device so that the BA[2:0] signals are set as follows:
  - BA[2] is set to 0, BA[1] is set to 0, BA[0] is set to 1 for EMRS1.
  - BA[2] is set to 0, BA[1] is set to 1, BA[0] is set to 0 for EMRS2.
  - BA[2] is set to 0, BA[1] is set to 1, BA[0] is set to 1 for EMRS3.
     The address at which the write access is issued in order to acknowledge the command needs to be calculated so that the BA[2:0] signals are in the right state for an EMRS cycle.
- 3. After setting the MODE field, read MPDDRC\_MR and add a memory barrier assembler instruction just after the read. Perform a write access to acknowledge the command so that BA[2:0] signals are set to 0 (write at BASE\_ADDRESS\_DDR).
- 4. After setting the MODE field, read MPDDRC\_MR and add a memory barrier assembler instruction just after the read. Perform a write access at any address to acknowledge the command.

Refer to chapter "Multiport DDR-SDRAM Controller (MPDDRC)" of the *SAMA5D2 Series* data sheet for more information.

### 4.1.2 DDR2-SDRAM Initialization

The initialization sequence is generated by software. The DDR2-SDRAM devices are initialized by the following sequence:

Table 4-2. DDR2-SDRAM Initialization

| Step | Action                         | Register  | Setting                              |
|------|--------------------------------|-----------|--------------------------------------|
| 1    | Program the memory device type | MPDDRC_MD | MD = 6 (for DDR2), DBW = 0 (32 bits) |

|      | .continued                                           |                                      |                                                                         |
|------|------------------------------------------------------|--------------------------------------|-------------------------------------------------------------------------|
| Step | Action                                               | Register                             | Setting                                                                 |
| 2    | Program the shift sampling value                     | MPDDRC_RD_DATA_PATH                  | Section 4.2 SDRAM Controller Configuration                              |
| 3    | Program DDR2-SDRAM features                          | MPDDRC_CR MPDDRC_TPR0<br>MPDDRC_TPR1 | provides values for these fields. These values depend on the DDR clock. |
|      |                                                      | MPDDRC_TPR2                          | OII THE DDR Clock.                                                      |
| 4    | Issue a NOP command <sup>(4)</sup>                   | MPDDRC_MR                            | MODE = 1                                                                |
| 5    | 200 μs delay <sup>(1)</sup>                          | _                                    | _                                                                       |
| 6    | Issue a NOP command <sup>(4)</sup>                   | MPDDRC_MR                            | MODE = 1                                                                |
| 7    | Issue an All Banks Precharge command <sup>(4)</sup>  | MPDDRC_MR                            | MODE = 2                                                                |
| 8    | Issue an EMRS2 cycle <sup>(2)</sup>                  | MPDDRC_MR                            | MODE = 5                                                                |
| 9    | Issue an EMRS3 cycle <sup>(2)</sup>                  | MPDDRC_MR                            | MODE = 5                                                                |
| 10   | Issue an EMRS1 cycle <sup>(2)</sup>                  | MPDDRC_MR                            | MODE = 5                                                                |
| 11   | 2 μs delay <sup>(1)</sup>                            | _                                    | _                                                                       |
| 12   | Write a '1' to the DLL bit                           | MPDDRC_CR                            | DLL = 1                                                                 |
| 13   | Issue a Mode Register Set (MRS) cycle <sup>(3)</sup> | MPDDRC_MR                            | MODE = 3                                                                |
| 14   | Issue an All Banks Precharge command <sup>(4)</sup>  | MPDDRC_MR                            | MODE = 2                                                                |
| 15   | Provide two autorefresh (CBR) cycles <sup>(4)</sup>  | MPDDRC_MR                            | MODE = 4                                                                |
| 16   | Write a '0' to the DLL bit                           | MPDDRC_CR                            | DLL = 0                                                                 |
| 17   | Issue a Mode Register Set (MRS) cycle <sup>(3)</sup> | MPDDRC_MR                            | MODE = 3                                                                |
| 18   | Configure the OCD field to 7                         | MPDDRC_CR                            | OCD = 7                                                                 |
| 19   | Issue an EMRS1 cycle <sup>(2)</sup>                  | MPDDRC_MR                            | MODE = 5                                                                |
| 20   | Configure the OCD field to 0                         | MPDDRC_CR                            | OCD = 0                                                                 |
| 21   | Issue an EMRS1 cycle <sup>(2)</sup>                  | MPDDRC_MR                            | MODE = 5                                                                |
| 22   | Provide a Normal Mode command <sup>(4)</sup>         | MPDDRC_MR                            | MODE = 0                                                                |
| 23   | Write the refresh rate in COUNT field                | MPDDRC_RTR                           | COUNT = Trefi/Tck                                                       |

- 1. To issue a delay:
  - disable interrupts;
  - compute a deadline = ROUND\_INT\_DIV((timer\_channel\_freq/1000)\*count, 1000), where count is the delay in µs;
  - start a timer and wait for the timer to reach the deadline;
  - enable interrupts.
- To issue an Extended Mode Register Set (EMRS) cycle, after setting the MODE field to 5, read MPDDRC\_MR and add a memory barrier assembler instruction just after the read. Then perform a write access to the DDR2-SDRAM device so that the BA[1:0] signals are as follows:
  - BA[1] is set to 0, BA[0] is set to 1 for EMRS1;
  - BA[1] is set to 1, BA[0] is set to 0 for EMRS2;
  - BA[1] is set to 1, BA[0] is set to 1 for EMRS3.
     The address at which the write access is issued in order to acknowledge the command needs to be calculated so that the BA[1:0] signals are in the right state for an EMRS cycle.
- 3. After setting the MODE field, read MPDDRC\_MR and add a memory barrier assembler instruction just after the read. Perform a write access to acknowledge the command so that BA[2:0] signals are set to 0 (write at BASE\_ADDRESS\_DDR).
- 4. After setting the MODE field, read MPDDRC\_MR and add a memory barrier assembler instruction just after the read. Perform a write access at any address to acknowledge the command.

Refer to chapter "Multiport DDR-SDRAM Controller (MPDDRC)" of the *SAMA5D2 Series* data sheet for more information.

## 4.1.3 LPDDR1-SDRAM Initialization

The initialization sequence is generated by software. The low-power DDR1-SDRAM devices are initialized by the following sequence:

Table 4-3. LPDDR1-SDRAM Initialization

| Step | Action                                              | Register                              | Setting                                                    |  |
|------|-----------------------------------------------------|---------------------------------------|------------------------------------------------------------|--|
| 1    | Program the memory device type                      | MPDDRC_MD                             | MD = 3 (for LPDDR1), DBW = 0 (32 bits)                     |  |
| 2    | Program the shift sampling value                    | MPDDRC_RD_DATA_PATH                   | Section 4.2 SDRAM Controller Configuration provides values |  |
| 3    | Program LPDDR1-SDRAM features                       | MPDDRC_CR MPDDRC_TPR0<br>MPDDRC_TPR 1 | for these fields. These values depend on the DDR clock.    |  |
| 4    | Program TCR, PASR and DS                            | MPDDRC_LPR                            | _                                                          |  |
| 5    | Issue a NOP command <sup>(4)</sup>                  | MPDDRC_MR                             | MODE = 1                                                   |  |
| 6    | 200 μs delay <sup>(1)</sup>                         | -                                     | -                                                          |  |
| 7    | Issue a NOP command <sup>(4)</sup>                  | MPDDRC_MR                             | MODE = 1                                                   |  |
| 8    | Issue an All Banks Precharge command <sup>(4)</sup> | MPDDRC_MR                             | MODE = 2                                                   |  |

|      | continued                                            |            |                   |  |  |
|------|------------------------------------------------------|------------|-------------------|--|--|
| Step | Action                                               | Register   | Setting           |  |  |
| 9    | Provide two autorefresh (CBR) cycles <sup>(4)</sup>  | MPDDRC_MR  | MODE = 4          |  |  |
| 10   | Issue an EMRS cycle <sup>(2)</sup>                   | MPDDRC_MR  | MODE = 5          |  |  |
| 11   | Issue a Mode Register Set (MRS) cycle <sup>(3)</sup> | MPDDRC_MR  | MODE = 3          |  |  |
| 12   | Provide a Normal Mode command <sup>(4)</sup>         | MPDDRC_MR  | MODE = 0          |  |  |
| 13   | Write the refresh rate in COUNT field                | MPDDRC_RTR | COUNT = Trefi/Tck |  |  |

- 1. To issue a delay:
  - disable interrupts;
  - compute a deadline = ROUND\_INT\_DIV((timer\_channel\_freq/1000)\*count, 1000), where count is the delay in μs;
  - start a timer and wait for the timer to reach the deadline;
  - enable interrupts.
- 2. To issue an Extended Mode Register Set (EMRS) cycle, after setting the MODE field to 5, read MPDDRC\_MR and add a memory barrier assembler instruction just after the read. Then perform a write access to the LPDDR1-SDRAM device so that the BA[1] signal is set to 1 and BA[0] is set to 0. The address at which the write access is issued in order to acknowledge the command needs to be calculated so that the BA[1:0] signals are in the right state for an EMRS cycle.
- 3. After setting the MODE field, read MPDDRC\_MR and add a memory barrier assembler instruction just after the read. Perform a write access to acknowledge the command so that BA[2:0] signals are set to 0 (write at BASE\_ADDRESS\_DDR).
- 4. After setting the MODE field, read MPDDRC\_MR and add a memory barrier assembler instruction just after the read. Perform a write access at any address to acknowledge the command.

Refer to chapter "Multiport DDR-SDRAM Controller (MPDDRC)" of the *SAMA5D2 Series* data sheet for more information.

### 4.1.4 LPDDR2-SDRAM/LPDDR3-SDRAM Initialization

The initialization sequence is generated by software. The low-power DDR2-SDRAM and low-power DDR3-SDRAM devices are initialized by the following sequence:

Table 4-4. LPDDR2-SDRAM/LPDDR3-SDRAM Initialization

| Step | Action                         | Register  | Setting                                                     |
|------|--------------------------------|-----------|-------------------------------------------------------------|
| 1    | Program the memory device type | MPDDRC_MD | MD = 7 (for LPDDR2), MD = 5 (for LPDDR3), DBW = 0 (32 bits) |

|      | continued                                          |                                       |                                                                                                  |
|------|----------------------------------------------------|---------------------------------------|--------------------------------------------------------------------------------------------------|
| Step | Action                                             | Register                              | Setting                                                                                          |
| 2    | Program the shift sampling value                   | MPDDRC_RD_DATA_PATH                   | Section 4.2 SDRAM                                                                                |
| 3    | Program LPDDR2-SDRAM features                      | MPDDRC_CR MPDDRC_TPR0<br>MPDDRC_TPR 1 | Controller Configuration provides values for these fields. These values depend on the DDR clock. |
| 4    | Program DS, SEG_MASK and BK_MASK_PASR              | MPDDRC_LPDDR23_LPR                    | _                                                                                                |
| 5    | Issue a NOP command <sup>(2)</sup>                 | MPDDRC_MR                             | MODE = 1                                                                                         |
| 6    | 1 μs delay <sup>(1)</sup>                          | _                                     | _                                                                                                |
| 7    | Issue a NOP command <sup>(2)</sup>                 | MPDDRC_MR                             | MODE = 1                                                                                         |
| 8    | 200 μs delay <sup>(1)</sup>                        | _                                     | _                                                                                                |
| 9    | Issue a Reset command <sup>(2)</sup>               | MPDDRC_MR                             | MODE = 7, MRS = 63                                                                               |
| 10   | 500 μs delay <sup>(1)</sup>                        | _                                     | -                                                                                                |
| 11   | Issue a Calibration command <sup>(2)</sup>         | MPDDRC_CR<br>MPDDRC_MR                | ZQ = 3, after command ack<br>ZQ = 2<br>MODE = 7, MRS = 10                                        |
| 12   | Issue a Mode register Write command <sup>(2)</sup> | MPDDRC_MR                             | MODE = 7, MRS = 1                                                                                |
| 13   | Issue a Mode register Write command <sup>(2)</sup> | MPDDRC_MR                             | MODE = 7, MRS = 2                                                                                |
| 14   | Issue a Mode register Write command <sup>(2)</sup> | MPDDRC_MR                             | MODE = 7, MRS = 3                                                                                |
| 15   | Issue a Mode register Write command <sup>(2)</sup> | MPDDRC_MR                             | MODE = 7, MRS = 16                                                                               |
| 16   | Write '1' to bits 17 and 16 in SFR_DDRCFG          | SFR_DDRCFG                            | Bit 17 = 1, Bit 16 = 1                                                                           |
| 17   | Issue a NOP command <sup>(2)</sup>                 | MPDDRC_MR                             | MODE = 1                                                                                         |
| 18   | Issue a Mode register Read command <sup>(2)</sup>  | MPDDRC_MR                             | MODE = 7, MRS = 5                                                                                |
| 19   | Issue a Mode register Read command <sup>(2)</sup>  | MPDDRC_MR                             | MODE = 7, MRS = 6                                                                                |
| 20   | Issue a Mode register Read command <sup>(2)</sup>  | MPDDRC_MR                             | MODE = 7, MRS = 8                                                                                |
| 21   | Issue a Mode register Read command <sup>(2)</sup>  | MPDDRC_MR                             | MODE = 7, MRS = 0                                                                                |
| 22   | Provide a Normal Mode command <sup>(2)</sup>       | MPDDRC_MR                             | MODE = 0                                                                                         |

|      | continued                                 |            |                        |  |  |
|------|-------------------------------------------|------------|------------------------|--|--|
| Step | Action                                    | Register   | Setting                |  |  |
| 23   | Write '0' to bits 17 and 16 in SFR_DDRCFG | SFR_DDRCFG | Bit 17 = 0, Bit 16 = 0 |  |  |
| 24   | Write the refresh rate in COUNT field     | MPDDRC_RTR | COUNT = Trefi/Tck      |  |  |

- 1. To issue a delay:
  - disable interrupts;
  - compute a deadline = ROUND\_INT\_DIV((timer\_channel\_freq/1000)\*count, 1000), where count is the delay in μs;
  - start a timer and wait for the timer to reach the deadline;
  - enable interrupts.
- 2. After setting the MODE and MRS fields, read MPDDRC\_MR and add a memory barrier assembler instruction just after the read. Perform a write access at any address to acknowledge the command.

Refer to chapter "Multiport DDR-SDRAM Controller (MPDDRC)" of the *SAMA5D2 Series* data sheet for more information.

# 4.2 SDRAM Controller Configuration

After the memory devices on board have been configured, the memory controller itself must be configured in order to match the characteristics of the devices.

In order to "dialog" properly with an SDRAM device, several values have to be set in the MPDDRC register fields (e.g. asynchronous timing, number of columns, rows, banks, etc). The SDRAM device data sheet provides most of the necessary settings for a correct setup. Some parameters like the number of columns, rows and banks are independent from the system setup and are device-specific. The timing settings (Trc, Tras, etc.) depend on system parameters like DDR clock, therefore they should be carefully gathered from the SDRAM data sheet.

Software support is provided with drivers and examples in the form of a software package.

Description is given below for each type of board used for this study.

**Note:** In the following tables, "(unchanged)" means that the value should remain the same as before (i.e., the value should be kept unchanged from previous or reset value).

### 4.2.1 SAMA5D2-XULT DDR3L-SDRAM Software Settings

The SAMA5D2 board features a SAMA5D27/BGA289 MPU and two 2-Gbit Micron DDR3L-SDRAM devices (Part No.: MT41K128M16JT-125:K). The DDR clock runs at 166 MHz.

Table 4-5. MPDDRC\_MD Register Settings

| Field              | Description    | Setting | Setting Details           |
|--------------------|----------------|---------|---------------------------|
| MD                 | Memory Device  | 4       | DDR3-SDRAM                |
| DBW <sup>(1)</sup> | Data Bus Width | 0       | Data bus width is 32 bits |

Table 4-6. MPDDRC\_CR Register Settings

| Field              | Description                                         | Setting     | Setting Details                                     |
|--------------------|-----------------------------------------------------|-------------|-----------------------------------------------------|
| NC                 | Number of Column Bits                               | 1           | 10 bits to define the column number                 |
| NR                 | Number of Row Bits                                  | 3           | 14 bits to define the row number                    |
| CAS <sup>(4)</sup> | CAS Latency                                         | 5           | DDR3 CAS Latency 5                                  |
| DLL                | Reset DLL                                           | (unchanged) | Used only during power-up sequence                  |
| DIC_DS             | Output Driver Impedance<br>Control (Drive Strength) | 1           | Weak drive strength (DDR2) - RZQ/7 (34 [NOM], DDR3) |
| DIS_DLL            | Disable DLL                                         | 1           | Disable DLL                                         |
| ZQ                 | ZQ Calibration                                      | (unchanged) | Not available for DDR3-SDRAM                        |
| OCD                | Off-chip Driver                                     | (unchanged) | Not available for DDR3-SDRAM                        |
| DQMS               | Mask Data is Shared                                 | 0           | DQM is not shared with another controller           |
| ENRDM              | Enable Read Measure                                 | 0           | DQS/DDR_DATA phase error correction is disabled     |
| LC_LPDDR1          | Low-cost Low-power DDR1                             | (unchanged) | Not available for DDR3-SDRAM                        |
| NB                 | Number of Banks                                     | 1           | 8 banks                                             |
| NDQS               | Not DQS                                             | (unchanged) | Not available for DDR3-SDRAM                        |
| DECOD              | Type of Decoding                                    | 1           | Interleaved                                         |
| UNALAccess         | Support Unaligned Access                            | 1           | Unaligned access is supported                       |

Table 4-7. MPDDRC\_TPR0 Register Settings

| Field | Description                                                  | Setting <sup>(2)</sup> | Setting Details |
|-------|--------------------------------------------------------------|------------------------|-----------------|
| TRAS  | Active to Precharge Delay                                    | 35 ns                  | _               |
| TRCD  | Row to Column Delay                                          | 14 ns                  | _               |
| TWR   | Write Recovery Delay                                         | 15 ns                  | _               |
| TRC   | Row Cycle Delay                                              | 49 ns                  | _               |
| TRP   | Row Precharge Delay                                          | 14 ns                  | _               |
| TRRD  | Active BankA to Active BankB                                 | Max (6 ns, 4 ck)       | _               |
| TWTR  | Internal Write to Read Delay                                 | Max (8 ns, 4 ck)       | _               |
| TMRD  | Load Mode Register Command to Activate or Refresh<br>Command | 4 ck                   | _               |

Table 4-8. MPDDRC\_TPR1 Register Settings

| Field | Description     | Setting <sup>(2)</sup> | Setting Details |
|-------|-----------------|------------------------|-----------------|
| TRFC  | Row Cycle Delay | 160 ns                 | _               |

| co    | ontinued                                    |                        |                          |
|-------|---------------------------------------------|------------------------|--------------------------|
| Field | Description                                 | Setting <sup>(2)</sup> | Setting Details          |
| TXSNR | Exit Self-refresh Delay to Non-Read Command | 170 ns                 | _                        |
| TXSRD | Exit Self-refresh Delay to Read Command     | 0                      | Not used in DLL Off mode |
| TXP   | Exit Powerdown Delay to First Command       | Max (24 ns, 10 ck)     | _                        |

# Table 4-9. MPDDRC\_TPR2 Register Settings

| Field  | Description                                                         | Setting <sup>(2)</sup> | Setting Details                  |
|--------|---------------------------------------------------------------------|------------------------|----------------------------------|
| TXARD  | Exit Active Power Down Delay to Read<br>Command in Mode "Fast Exit" | (unchanged)            | Not available for DDR3-<br>SDRAM |
| TXARDS | Exit Active Power Down Delay to Read<br>Command in Mode "Slow Exit" | (unchanged)            | Not available for DDR3-<br>SDRAM |
| TRPA   | Row Precharge All Delay                                             | (unchanged)            | Not available for DDR3-<br>SDRAM |
| TRTP   | Read to Precharge                                                   | Max (8 ns, 4 ck)       | _                                |
| TFAW   | Four Active Windows                                                 | 40 ns                  | -                                |

## Table 4-10. MPDDRC\_RD\_DATA\_PATH Register Settings

| Field             | Description                  | Setting | Setting Details                         |
|-------------------|------------------------------|---------|-----------------------------------------|
| SHIFT_SAMPLING(4) | Shift Sampling Point of Data | 2       | Sampling point is shifted by two cycles |

## Table 4-11. MPDDRC\_IO\_CALIBR Register Settings

| Field    | Description                               | Setting     | Setting Details                      |
|----------|-------------------------------------------|-------------|--------------------------------------|
| RDIV     | Resistor Divider, Output Driver Impedance | 4           | DDR3 serial impedance line = 55 ohms |
| TZQIO    | IO Calibration                            | 100         | TZQIO = (DDRCK × 600e-9) + 1         |
| EN_CALIB | Enable Calibration                        | (unchanged) | Not available for DDR3-SDRAM         |

# Table 4-12. MPDDRC\_RTR Register Settings

| Field                | Description                | Setting     | Setting Details              |
|----------------------|----------------------------|-------------|------------------------------|
| COUNT <sup>(3)</sup> | MPDDRC Refresh Timer Count | 1297        | Value needs to be computed   |
| ADJ_REF              | Adjust Refresh Rate        | (unchanged) | Not available for DDR3-SDRAM |
| REF_PB               | Refresh Per Bank           | (unchanged) | Not available for DDR3-SDRAM |

- 1. If using one 32-bit data bus width SDRAM device or two 16-bit devices, set the Data Bus Width to 32 bits (DBW = 0). If only one 16-bit data bus width SDRAM device is used, set the Data Bus Width to 16 bits (DBW = 1).
- 2. If timing values are given in nanoseconds, they must be converted in clock cycles and rounded up.  $t_{CYCLES} = t_{ns}/t_{CK}$ , where  $t_{CYCLES}$  is the timing value in clock cycles,  $t_{ns}$  is the timing value in nanoseconds and  $t_{CK}$  is the DDR clock period.

Eg: If  $f_{CK}$  = 166 MHz, then  $t_{CK}$  = 1/ $f_{CK}$  = 6 ns

If  $t_{ns}$  = 35 ns, then  $t_{CYCLES}$  = 35/6 = 6 clock cycles

3. The value in the COUNT field needs to be computed.

 $COUNT = t_{REFI}/t_{CK}$ 

For  $t_{REFI}$  = 7.8  $\mu s$  and  $t_{CK}$  = 6 ns results in COUNT = 1300

t<sub>REFI</sub> can also be calculated if the Refresh Window [ms] and Refresh Cycles are given (in SDRAM data sheet).

t<sub>REFI</sub> [µs] = (Refresh Window [ms]/Refresh Cycles)\*f<sub>CK</sub> [MHz]\*1000

If Refresh Window = 64 ms, Refresh Cycles = 8192 and  $f_{CK}$  = 166 MHz,

then COUNT = (64/8192)\*166\*1000 = 1297

4. In the case of DDR3-SDRAM devices, the field CAS must be set to 5, and the field SHIFT\_SAMPLING must be set to 2. The DLL Off mode sets the CAS Read Latency (CRL) and the CAS Write Latency (CWL) to 6. The latency is automatically set by the controller.

Table 4-13. SAMA5D2-XULT DDR3L-SDRAM Register Settings

| Register name       | Register Address | Contents Value |
|---------------------|------------------|----------------|
| MPDDRC_MD           | 0xF000C020       | 0x0000004      |
| MPDDRC_CR           | 0xF000C008       | 0x00D0055D     |
| MPDDRC_TPR0         | 0xF000C00C       | 0x44439336     |
| MPDDRC_TPR1         | 0xF000C010       | 0x0A001D1B     |
| MPDDRC_TPR2         | 0xF000C014       | 0x00072000     |
| MPDDRC_RD_DATA_PATH | 0xF000C05C       | 0x00000002     |
| MPDDRC_IO_CALIBR    | 0xF000C034       | 0x00876504     |
| MPDDRC_RTR          | 0xF000C004       | 0x00000511     |

### 4.2.2 SAMA5D2-PTC-EK DDR2-SDRAM Software Settings

The SAMA5D2 board features a SAMA5D27/BGA289 MPU and two 2-Gbit Winbond DDR2-SDRAM devices (Part No.: W972GG6KB-25). The DDR clock runs at 166 MHz.

Table 4-14. MPDDRC\_MD Register Settings

| Field              | Description    | Setting | Setting Details           |
|--------------------|----------------|---------|---------------------------|
| MD                 | Memory Device  | 6       | DDR2-SDRAM                |
| DBW <sup>(1)</sup> | Data Bus Width | 0       | Data bus width is 32 bits |

Table 4-15. MPDDRC\_CR Register Settings

| Field     | Description                                         | Setting     | Setting Details                                       |
|-----------|-----------------------------------------------------|-------------|-------------------------------------------------------|
| NC        | Number of Column Bits                               | 1           | 10 bits to define the column number                   |
| NR        | Number of Row Bits                                  | 3           | 14 bits to define the row number                      |
| CAS       | CAS Latency                                         | 3           | DDR2 CAS Latency 3                                    |
| DLL       | Reset DLL                                           | (unchanged) | Used only during power-up sequence                    |
| DIC_DS    | Output Driver Impedance<br>Control (Drive Strength) | 0           | Normal drive strength (DDR2) - RZQ/6 (40 [NOM], DDR3) |
| DIS_DLL   | Disable DLL                                         | 1           | Disable DLL                                           |
| ZQ        | ZQ Calibration                                      | (unchanged) | Not available for DDR2-SDRAM                          |
| OCD       | Off-chip Driver                                     | (unchanged) | Used only during power-up sequence                    |
| DQMS      | Mask Data is Shared                                 | 0           | DQM is not shared with another controller             |
| ENRDM     | Enable Read Measure                                 | 0           | DQS/DDR_DATA phase error correction is disabled       |
| LC_LPDDR1 | Low-cost Low-power DDR1                             | (unchanged) | Not available for DDR2-SDRAM                          |
| NB        | Number of Banks                                     | 1           | 8 banks                                               |
| NDQS      | Not DQS                                             | 1           | Not DQS is disabled                                   |
| DECOD     | Type of Decoding                                    | 1           | Interleaved                                           |
| UNAL      | Support Unaligned Access                            | 1           | Unaligned access is supported                         |

Table 4-16. MPDDRC\_TPR0 Register Settings

| Field | Description                                               | Setting <sup>(2)</sup> | Setting Details |
|-------|-----------------------------------------------------------|------------------------|-----------------|
| TRAS  | Active to Precharge Delay                                 | 45 ns                  | _               |
| TRCD  | Row to Column Delay                                       | 13 ns                  | _               |
| TWR   | Write Recovery Delay                                      | 15 ns                  | _               |
| TRC   | Row Cycle Delay                                           | 58 ns                  | _               |
| TRP   | Row Precharge Delay                                       | 13 ns                  | _               |
| TRRD  | Active BankA to Active BankB                              | 10 ns                  | _               |
| TWTR  | Internal Write to Read Delay                              | 8 ns                   | _               |
| TMRD  | Load Mode Register Command to Activate or Refresh Command | 2 ck                   | _               |

Table 4-17. MPDDRC\_TPR1 Register Settings

| Field         | Description                         | Setting <sup>(2)</sup> | Setting Details |
|---------------|-------------------------------------|------------------------|-----------------|
| TRFC          | Row Cycle Delay                     | 195 ns                 | _               |
| TXSNR Command | Exit Self-refresh Delay to Non-Read | 205 ns                 | _               |

| continued |                                         |                        |                 |  |
|-----------|-----------------------------------------|------------------------|-----------------|--|
| Field     | Description                             | Setting <sup>(2)</sup> | Setting Details |  |
| TXSRD     | Exit Self-refresh Delay to Read Command | 200 ck                 | _               |  |
| TXP       | Exit Power-down Delay to First Command  | 2 ck                   | _               |  |

## Table 4-18. MPDDRC\_TPR2 Register Settings

| Field  | Description                                                      | Setting <sup>(2)</sup> | Setting Details |
|--------|------------------------------------------------------------------|------------------------|-----------------|
| TXARD  | Exit Active Power-down Delay to Read Command in Mode "Fast Exit" | 2 ck                   | _               |
| TXARDS | Exit Active Power-down Delay to Read Command in Mode "Slow Exit" | 8 ck                   | _               |
| TRPA   | Row Precharge All Delay                                          | 21 ns                  | _               |
| TRTP   | Read to Precharge                                                | 8 ns                   | _               |
| TFAW   | Four Active Windows                                              | 45 ns                  | _               |

# Table 4-19. MPDDRC\_RD\_DATA\_PATH Register Settings

| Field          | Description                  | Setting | Setting Details                        |
|----------------|------------------------------|---------|----------------------------------------|
| SHIFT_SAMPLING | Shift Sampling Point of Data | 1       | Sampling point is shifted by one cycle |

# Table 4-20. MPDDRC\_IO\_CALIBR Register Settings

| Field    | Description                               | Setting | Setting Details                      |
|----------|-------------------------------------------|---------|--------------------------------------|
| RDIV     | Resistor Divider, Output Driver Impedance | 4       | DDR2 serial impedance line = 52 ohms |
| TZQIO    | IO Calibration                            | 101     | TZQIO = (DDRCK × 600e-9) + 1         |
| EN_CALIB | Enable Calibration                        | 1       | Calibration is enabled               |

# Table 4-21. MPDDRC\_RTR Register Settings

| Field                | Description                   | Setting     | Setting Details                  |
|----------------------|-------------------------------|-------------|----------------------------------|
| COUNT <sup>(3)</sup> | MPDDRC Refresh Timer<br>Count | 1297        | Value needs to be computed       |
| ADJ_REF              | Adjust Refresh Rate           | (unchanged) | Not available for DDR2-<br>SDRAM |
| REF_PB               | Refresh Per Bank              | (unchanged) | Not available for DDR2-<br>SDRAM |

- 1. If using one 32-bit data bus width SDRAM device or two 16-bit devices, set the Data Bus Width to 32 bits (DBW = 0). If only one 16-bit data bus width SDRAM device is used, set the Data Bus Width to 16 bits (DBW = 1).
- 2. If timing values are given in nanoseconds, they must be converted in clock cycles and rounded up.  $t_{CYCLES} = t_{ns}/t_{CK}$ , where  $t_{CYCLES}$  is the timing value in clock cycles,  $t_{ns}$  is the timing value in nanoseconds and  $t_{CK}$  is the DDR clock period.

Eg: If  $f_{CK}$  = 166 MHz, then  $t_{CK}$  = 1/ $f_{CK}$  = 6 ns

If  $t_{ns}$  = 35 ns, then  $t_{CYCLES}$  = 35/6 = 6 clock cycles

3. The value in the COUNT field needs to be computed.

 $COUNT = t_{REFI}/t_{CK}$ 

For  $t_{REFI}$  = 7.8  $\mu s$  and  $t_{CK}$  = 6 ns results in COUNT = 1300

t<sub>REFI</sub> can also be calculated if the Refresh Window [ms] and Refresh Cycles are given (in the SDRAM data sheet).

t<sub>REFI</sub> [µs] = (Refresh Window [ms]/Refresh Cycles)\*f<sub>CK</sub> [MHz]\*1000

If Refresh Window = 64 ms, Refresh Cycles = 8192 and  $f_{CK}$  = 166 MHz,

then COUNT = (64/8192)\*166\*1000 = 1297

Table 4-22. SAMA5D2-PTC-EK DDR2-SDRAM Register Settings

| Register Name       | Register Address | Contents Value |
|---------------------|------------------|----------------|
| MPDDRC_MD           | 0xF000C020       | 0x0000006      |
| MPDDRC_CR           | 0xF000C008       | 0x00F0043D     |
| MPDDRC_TPR0         | 0xF000C00C       | 0x2443A338     |
| MPDDRC_TPR1         | 0xF000C010       | 0x02C82321     |
| MPDDRC_TPR2         | 0xF000C014       | 0x00082482     |
| MPDDRC_RD_DATA_PATH | 0xF000C05C       | 0x0000001      |
| MPDDRC_IO_CALIBR    | 0xF000C034       | 0x00876514     |
| MPDDRC_RTR          | 0xF000C004       | 0x00000511     |

### 4.2.3 SAMA5D24/BGA256/DDR3L-SDRAM Software Settings

The SAMA5D24/BGA256/DDR3L-SDRAM set is part of a larger test board built on an 8-layer PCB. The board features a SAMA5D24/BGA256 MPU and two 1-Gbit ISSI DDR3L-SDRAM devices (Part No.: IS43TR16640B-15GBL). The DDR clock runs at 166 MHz.

Table 4-23. MPDDRC\_MD Register Settings

| Field              | Description    | Setting | Setting Details           |
|--------------------|----------------|---------|---------------------------|
| MD                 | Memory Device  | 4       | DDR3-SDRAM                |
| DBW <sup>(1)</sup> | Data Bus Width | 0       | Data bus width is 32 bits |

Table 4-24. MPDDRC\_CR Register Settings

| Field              | Description                                         | Setting     | Setting Details                                     |
|--------------------|-----------------------------------------------------|-------------|-----------------------------------------------------|
| NC                 | Number of Column Bits                               | 1           | 10 bits to define the column number                 |
| NR                 | Number of Row Bits                                  | 2           | 13 bits to define the row number                    |
| CAS <sup>(4)</sup> | CAS Latency                                         | 5           | DDR3 CAS Latency 5                                  |
| DLL                | Reset DLL                                           | (unchanged) | Used only during power-up sequence                  |
| DIC_DS             | Output Driver Impedance<br>Control (Drive Strength) | 1           | Weak drive strength (DDR2) - RZQ/7 (34 [NOM], DDR3) |
| DIS_DLL            | Disable DLL                                         | 1           | Disable DLL                                         |
| ZQ                 | ZQ Calibration                                      | (unchanged) | Not available for DDR3-SDRAM                        |
| OCD                | Off-chip Driver                                     | (unchanged) | Not available for DDR3-SDRAM                        |
| DQMS               | Mask Data is Shared                                 | 0           | DQM is not shared with another controller           |
| ENRDM              | Enable Read Measure                                 | 0           | DQS/DDR_DATA phase error correction is disabled     |
| LC_LPDDR1          | Low-cost Low-power DDR1                             | (unchanged) | Not available for DDR3-SDRAM                        |
| NB                 | Number of Banks                                     | 1           | 8 banks                                             |
| NDQS               | Not DQS                                             | (unchanged) | Not available for DDR3-SDRAM                        |
| DECOD              | Type of Decoding                                    | 1           | Interleaved                                         |
| UNAL               | Support Unaligned Access                            | 1           | Unaligned access is supported                       |

# Table 4-25. MPDDRC\_TPR0 Register Settings

| Field | Description                                                  | Setting <sup>(2)</sup> | Setting Details |
|-------|--------------------------------------------------------------|------------------------|-----------------|
| TRAS  | Active to Precharge Delay                                    | 36 ns                  | -               |
| TRCD  | Row to Column Delay                                          | 12 ns                  | -               |
| TWR   | Write Recovery Delay                                         | 15 ns                  | -               |
| TRC   | Row Cycle Delay                                              | 48 ns                  | -               |
| TRP   | Row Precharge Delay                                          | 12 ns                  | -               |
| TRRD  | Active BankA to Active BankB                                 | Max (6 ns, 4 ck)       | -               |
| TWTR  | Internal Write to Read Delay                                 | Max (8 ns, 4 ck)       | -               |
| TMRD  | Load Mode Register Command to Activate or Refresh<br>Command | 4 ck                   | -               |

# Table 4-26. MPDDRC\_TPR1 Register Settings

| Field | Description     | Setting <sup>(2)</sup> | Setting Details |
|-------|-----------------|------------------------|-----------------|
| TRFC  | Row Cycle Delay | 110 ns                 | -               |

| co    |                                             |                        |                          |
|-------|---------------------------------------------|------------------------|--------------------------|
| Field | Description                                 | Setting <sup>(2)</sup> | Setting Details          |
| TXSNR | Exit Self-refresh Delay to Non-Read Command | 120 ns                 | -                        |
| TXSRD | Exit Self-refresh Delay to Read Command     | 0                      | Not used in DLL Off mode |
| TXP   | Exit Power-down Delay to First Command      | Max (24 ns, 10 ck)     | -                        |

# Table 4-27. MPDDRC\_TPR2 Register Settings

| Field  | Description                                                         | Setting <sup>(2)</sup> | Setting Details                  |
|--------|---------------------------------------------------------------------|------------------------|----------------------------------|
| TXARD  | Exit Active Power-down Delay to Read<br>Command in Mode "Fast Exit" | (unchanged)            | Not available for DDR3-<br>SDRAM |
| TXARDS | Exit Active Power-down Delay to Read<br>Command in Mode "Slow Exit" | (unchanged)            | Not available for DDR3-<br>SDRAM |
| TRPA   | Row Precharge All Delay                                             | (unchanged)            | Not available for DDR3-<br>SDRAM |
| TRTP   | Read to Precharge                                                   | Max (8 ns, 4 ck)       | -                                |
| TFAW   | Four Active Windows                                                 | 45 ns                  | -                                |

## Table 4-28. MPDDRC\_RD\_DATA\_PATH Register Settings

| Field             | Description                  | Setting | Setting Details                         |
|-------------------|------------------------------|---------|-----------------------------------------|
| SHIFT_SAMPLING(4) | Shift Sampling Point of Data | 2       | Sampling point is shifted by two cycles |

## Table 4-29. MPDDRC\_IO\_CALIBR Register Settings

| Field    | Description                               | Setting     | Setting Details                      |
|----------|-------------------------------------------|-------------|--------------------------------------|
| RDIV     | Resistor Divider, Output Driver Impedance | 4           | DDR3 serial impedance line = 55 ohms |
| TZQIO    | IO Calibration                            | 100         | TZQIO = (DDRCK × 600e-9) + 1         |
| EN_CALIB | Enable Calibration                        | (unchanged) | Not available for DDR3-SDRAM         |

# Table 4-30. MPDDRC\_RTR Register Settings

| Field                | Description                | Setting     | Setting Details              |
|----------------------|----------------------------|-------------|------------------------------|
| COUNT <sup>(3)</sup> | MPDDRC Refresh Timer Count | 1297        | Value needs to be computed   |
| ADJ_REF              | Adjust Refresh Rate        | (unchanged) | Not available for DDR3-SDRAM |
| REF_PB               | Refresh Per Bank           | (unchanged) | Not available for DDR3-SDRAM |

- 1. If using one 32-bit data bus width SDRAM device or two 16-bit devices, set the Data Bus Width to 32 bits (DBW = 0). If only one 16-bit data bus width SDRAM device is used, set the Data Bus Width to 16 bits (DBW = 1).
- 2. If timing values are given in nanoseconds, they must be converted in clock cycles and rounded up.  $t_{CYCLES} = t_{ns}/t_{CK}$ , where  $t_{CYCLES}$  is the timing value in clock cycles,  $t_{ns}$  is the timing value in nanoseconds and  $t_{CK}$  is the DDR clock period.

Eg: If  $f_{CK}$  = 166 MHz, then  $t_{CK}$  = 1/ $f_{CK}$  = 6 ns

If  $t_{ns}$  = 35 ns, then  $t_{CYCLES}$  = 35/6 = 6 clock cycles

3. The value in the COUNT field needs to be computed.

 $COUNT = t_{REFI}/t_{CK}$ 

For  $t_{REFI}$  = 7.8  $\mu s$  and  $t_{CK}$  = 6 ns results in COUNT = 1300

t<sub>REFI</sub> can also be calculated if the Refresh Window [ms] and Refresh Cycles are given (in the SDRAM data sheet).

t<sub>REFI</sub> [µs] = (Refresh Window [ms]/Refresh Cycles)\*f<sub>CK</sub> [MHz]\*1000

If Refresh Window = 64 ms, Refresh Cycles = 8192 and  $f_{CK}$  = 166 MHz,

then COUNT = (64/8192)\*166\*1000 = 1297

4. In the case of DDR3-SDRAM devices, the field CAS must be set to 5, and the field SHIFT\_SAMPLING must be set to 2. The DLL Off mode sets the CAS Read Latency (CRL) and the CAS Write Latency (CWL) to 6. The latency is automatically set by the controller.

Table 4-31. SAMA5D24/BGA256/DDR3L-SDRAM Register Settings

| Register Name       | Register Address | Contents Value |
|---------------------|------------------|----------------|
| MPDDRC_MD           | 0xF000C020       | 0x0000004      |
| MPDDRC_CR           | 0xF000C008       | 0x00D00559     |
| MPDDRC_TPR0         | 0xF000C00C       | 0x44428326     |
| MPDDRC_TPR1         | 0xF000C010       | 0x0A001413     |
| MPDDRC_TPR2         | 0xF000C014       | 0x00084000     |
| MPDDRC_RD_DATA_PATH | 0xF000C05C       | 0x00000002     |
| MPDDRC_IO_CALIBR    | 0xF000C034       | 0x00876504     |
| MPDDRC_RTR          | 0xF000C004       | 0x00000511     |

### 4.2.4 SAMA5D24/BGA256/DDR2-SDRAM Software Settings

The SAMA5D24/BGA256/DDR2-SDRAM set is part of a larger test board built on an 8-layer PCB. The board features a SAMA5D24/BGA256 MPU and two 512-Mbit ISSI DDR2-SDRAM devices (Part No.: IS43DR16320E-25DBL). The DDR clock runs at 166 MHz.

Table 4-32. MPDDRC MD Register Settings

| Field | Description   | Setting | Setting Details |
|-------|---------------|---------|-----------------|
| MD    | Memory Device | 6       | DDR2-SDRAM      |

| continued          |                |         |                           |  |
|--------------------|----------------|---------|---------------------------|--|
| Field              | Description    | Setting | Setting Details           |  |
| DBW <sup>(1)</sup> | Data Bus Width | 0       | Data bus width is 32 bits |  |

# Table 4-33. MPDDRC\_CR Register Settings

| Field     | Description                                         | Setting     | Setting Details                                       |
|-----------|-----------------------------------------------------|-------------|-------------------------------------------------------|
| NC        | Number of Column Bits                               | 1           | 10 bits to define the column number                   |
| NR        | Number of Row Bits                                  | 2           | 13 bits to define the row number                      |
| CAS       | CAS Latency                                         | 3           | DDR2 CAS Latency 3                                    |
| DLL       | Reset DLL                                           | (unchanged) | Used only during power-up sequence                    |
| DIC_DS    | Output Driver Impedance<br>Control (Drive Strength) | 0           | Normal drive strength (DDR2) - RZQ/6 (40 [NOM], DDR3) |
| DIS_DLL   | Disable DLL                                         | 1           | Disable DLL                                           |
| ZQ        | ZQ Calibration                                      | (unchanged) | Not available for DDR2-SDRAM                          |
| OCD       | Off-chip Driver                                     | (unchanged) | Used only during power-up sequence                    |
| DQMS      | Mask Data is Shared                                 | 0           | DQM is not shared with another controller             |
| ENRDM     | Enable Read Measure                                 | 0           | DQS/DDR_DATA phase error correction is disabled       |
| LC_LPDDR1 | Low-cost Low-power DDR1                             | (unchanged) | Not available for DDR2-SDRAM                          |
| NB        | Number of Banks                                     | 0           | 4 banks                                               |
| NDQS      | Not DQS                                             | 0           | Not DQS is enabled                                    |
| DECOD     | Type of Decoding                                    | 1           | Interleaved                                           |
| UNAL      | Support Unaligned Access                            | 1           | Unaligned access is supported                         |

# Table 4-34. MPDDRC\_TPR0 Register Settings

| Field | Description                                               | Setting <sup>(2)</sup> | Setting Details |
|-------|-----------------------------------------------------------|------------------------|-----------------|
| TRAS  | Active to Precharge Delay                                 | 40 ns                  | _               |
| TRCD  | Row to Column Delay                                       | 15 ns                  | _               |
| TWR   | Write Recovery Delay                                      | 15 ns                  | _               |
| TRC   | Row Cycle Delay                                           | 55 ns                  | _               |
| TRP   | Row Precharge Delay                                       | 15 ns                  | _               |
| TRRD  | Active BankA to Active BankB                              | 10 ns                  | _               |
| TWTR  | Internal Write to Read Delay                              | 8 ns                   | _               |
| TMRD  | Load Mode Register Command to Activate or Refresh Command | 2 ck                   | _               |

# Table 4-35. MPDDRC\_TPR1 Register Settings

| Field | Description                                 | Setting <sup>(2)</sup> | Setting Details |
|-------|---------------------------------------------|------------------------|-----------------|
| TRFC  | Row Cycle Delay                             | 105 ns                 | _               |
| TXSNR | Exit Self-refresh Delay to Non-Read Command | 115 ns                 | _               |
| TXSRD | Exit Self-refresh Delay to Read Command     | 200 ck                 | _               |
| TXP   | Exit Power-down Delay to First Command      | 2 ck                   | _               |

### Table 4-36. MPDDRC\_TPR2 Register Settings

| Field  | Description                                                      | Setting <sup>(2)</sup> | Setting Details |
|--------|------------------------------------------------------------------|------------------------|-----------------|
| TXARD  | Exit Active Power-down Delay to Read Command in Mode "Fast Exit" | 2 ck                   | _               |
| TXARDS | Exit Active Power-down Delay to Read Command in Mode "Slow Exit" | 2 ck                   | _               |
| TRPA   | Row Precharge All Delay                                          | 15 ns                  | _               |
| TRTP   | Read to Precharge                                                | 8 ns                   | _               |
| TFAW   | Four Active Windows                                              | 45 ns                  | _               |

## Table 4-37. MPDDRC\_RD\_DATA\_PATH Register Settings

| Field          | Description                  | Setting | Setting Details                        |
|----------------|------------------------------|---------|----------------------------------------|
| SHIFT_SAMPLING | Shift Sampling Point of Data | 1       | Sampling point is shifted by one cycle |

# Table 4-38. MPDDRC\_IO\_CALIBR Register Settings

| Field    | Description                               | Setting | Setting Details                      |
|----------|-------------------------------------------|---------|--------------------------------------|
| RDIV     | Resistor Divider, Output Driver Impedance | 4       | DDR2 serial impedance line = 52 ohms |
| TZQIO    | IO Calibration                            | 101     | TZQIO = (DDRCK × 600e-9) + 1         |
| EN_CALIB | Enable Calibration                        | 1       | Calibration is enabled               |

## Table 4-39. MPDDRC\_RTR Register Settings

| Field                | Description                | Setting     | Setting Details              |
|----------------------|----------------------------|-------------|------------------------------|
| COUNT <sup>(3)</sup> | MPDDRC Refresh Timer Count | 1297        | Value needs to be computed   |
| ADJ_REF              | Adjust Refresh Rate        | (unchanged) | Not available for DDR2-SDRAM |
| REF_PB               | Refresh Per Bank           | (unchanged) | Not available for DDR2-SDRAM |

- 1. If using one 32-bit data bus width SDRAM device or two 16-bit devices, set the Data Bus Width to 32 bits (DBW = 0). If only one 16-bit data bus width SDRAM device is used, set the Data Bus Width to 16 bits (DBW = 1).
- 2. If timing values are given in nanoseconds, they must be converted in clock cycles and rounded up.  $t_{CYCLES} = t_{ns}/t_{CK}$ , where  $t_{CYCLES}$  is the timing value in clock cycles,  $t_{ns}$  is the timing value in nanoseconds and  $t_{CK}$  is the DDR clock period.

Eg: If  $f_{CK}$  = 166 MHz, then  $t_{CK}$  = 1/ $f_{CK}$  = 6 ns

If  $t_{ns}$  = 35 ns, then  $t_{CYCLES}$  = 35/6 = 6 clock cycles

3. The value in the COUNT field needs to be computed.

 $COUNT = t_{REFI}/t_{CK}$ 

For  $t_{REFI}$  = 7.8  $\mu s$  and  $t_{CK}$  = 6 ns results in COUNT = 1300

 $t_{\mathsf{REFI}}$  can also be calculated if the Refresh Window [ms] and Refresh Cycles are given (in the SDRAM data sheet).

t<sub>REFI</sub> [µs] = (Refresh Window [ms]/Refresh Cycles)\*f<sub>CK</sub> [MHz]\*1000

If Refresh Window = 64 ms, Refresh Cycles = 8192 and f<sub>CK</sub> = 166 MHz,

then COUNT = (64/8192)\*166\*1000 = 1297

Table 4-40. SAMA5D24/BGA256/DDR2-SDRAM Register Settings

| Register Name       | Register Address | Contents Value |
|---------------------|------------------|----------------|
| MPDDRC_MD           | 0xF000C020       | 0x0000006      |
| MPDDRC_CR           | 0xF000C008       | 0x00C00539     |
| MPDDRC_TPR0         | 0xF000C00C       | 0x2223A337     |
| MPDDRC_TPR1         | 0xF000C010       | 0x02C81412     |
| MPDDRC_TPR2         | 0xF000C014       | 0x00082322     |
| MPDDRC_RD_DATA_PATH | 0xF000C05C       | 0x0000001      |
| MPDDRC_IO_CALIBR    | 0xF000C034       | 0x00876514     |
| MPDDRC_RTR          | 0xF000C004       | 0x00000511     |

#### 4.2.5 SAMA5D24/BGA256/LPDDR1-SDRAM Software Settings

The SAMA5D24/BGA256/LPDDR1-SDRAM set is part of a larger test board built on an 8-layer PCB. The board features a SAMA5D24/BGA256 MPU and two 256-Mbit ISSI LPDDR1-SDRAM devices (Part No.: IS43LR16160G-6BLI). The DDR clock runs at 166 MHz.

Table 4-41. MPDDRC\_MD Register Settings

| Field              | Description    | Setting | Setting Details           |
|--------------------|----------------|---------|---------------------------|
| MD                 | Memory Device  | 3       | LPDDR1-SDRAM              |
| DBW <sup>(1)</sup> | Data Bus Width | 0       | Data bus width is 32 bits |

Table 4-42. MPDDRC\_CR Register Settings

| Field     | Description                                         | Setting     | Setting Details                                 |
|-----------|-----------------------------------------------------|-------------|-------------------------------------------------|
| NC        | Number of Column Bits                               | 1           | 9 bits to define the column number              |
| NR        | Number of Row Bits                                  | 2           | 13 bits to define the row number                |
| CAS       | CAS Latency                                         | 3           | LPDDR1 CAS Latency 3                            |
| DLL       | Reset DLL                                           | (unchanged) | Used only during power-up sequence              |
| DIC_DS    | Output Driver Impedance<br>Control (Drive Strength) | (unchanged) | Not available for LPDDR1-SDRAM                  |
| DIS_DLL   | Disable DLL                                         | (unchanged) | Not available for LPDDR1-SDRAM                  |
| ZQ        | ZQ Calibration                                      | (unchanged) | Not available for LPDDR1-SDRAM                  |
| OCD       | Off-chip Driver                                     | (unchanged) | Not available for LPDDR1-SDRAM                  |
| DQMS      | Mask Data is Shared                                 | 0           | DQM is not shared with another controller       |
| ENRDM     | Enable Read Measure                                 | 0           | DQS/DDR_DATA phase error correction is disabled |
| LC_LPDDR1 | Low-cost Low-power DDR1                             | 0           | Any LPDDR1 density except 2 banks               |
| NB        | Number of Banks                                     | 0           | 4 banks                                         |
| NDQS      | Not DQS                                             | (unchanged) | Not available for LPDDR1-SDRAM                  |
| DECOD     | Type of Decoding                                    | 0           | Sequential                                      |
| UNAL      | Support Unaligned Access                            | 1           | Unaligned access is supported                   |

Table 4-43. MPDDRC\_TPR0 Register Settings

| Field | Description                                               | Setting <sup>(2)</sup> | Setting Details |
|-------|-----------------------------------------------------------|------------------------|-----------------|
| TRAS  | Active to Precharge Delay                                 | 42 ns                  | _               |
| TRCD  | Row to Column Delay                                       | 18 ns                  | _               |
| TWR   | Write Recovery Delay                                      | 15 ns                  | _               |
| TRC   | Row Cycle Delay                                           | 60 ns                  | _               |
| TRP   | Row Precharge Delay                                       | 18 ns                  | _               |
| TRRD  | Active BankA to Active BankB                              | 12 ns                  | _               |
| TWTR  | Internal Write to Read Delay                              | 1 ck                   | _               |
| TMRD  | Load Mode Register Command to Activate or Refresh Command | 2 ck                   | _               |

Table 4-44. MPDDRC\_TPR1 Register Settings

| Field | Description                                 | Setting <sup>(2)</sup> | Setting Details |
|-------|---------------------------------------------|------------------------|-----------------|
| TRFC  | Row Cycle Delay                             | 70 ns                  | _               |
| TXSNR | Exit Self-refresh Delay to Non-Read Command | 120 ns                 | _               |

| continued |                                         |                        |                 |  |
|-----------|-----------------------------------------|------------------------|-----------------|--|
| Field     | Description                             | Setting <sup>(2)</sup> | Setting Details |  |
| TXSRD     | Exit Self-refresh Delay to Read Command | 120 ns                 | _               |  |
| TXP       | Exit Power-down Delay to First Command  | 1 ck                   | _               |  |

## Table 4-45. MPDDRC\_TPR2 Register Settings

| Field  | Description                                                         | Setting <sup>(2)</sup> | Setting Details                    |
|--------|---------------------------------------------------------------------|------------------------|------------------------------------|
| TXARD  | Exit Active Power-down Delay to Read<br>Command in Mode "Fast Exit" | (unchanged)            | Not available for LPDDR1-<br>SDRAM |
| TXARDS | Exit Active Power-down Delay to Read<br>Command in Mode "Slow Exit" | (unchanged)            | Not available for LPDDR1-<br>SDRAM |
| TRPA   | Row Precharge All Delay                                             | (unchanged)            | Not available for LPDDR1-<br>SDRAM |
| TRTP   | Read to Precharge                                                   | 2 ck                   | _                                  |
| TFAW   | Four Active Windows                                                 | (unchanged)            | Not available for LPDDR1-<br>SDRAM |

### Table 4-46. MPDDRC\_RD\_DATA\_PATH Register Settings

| Field          | Description                  | Setting | Setting Details                        |
|----------------|------------------------------|---------|----------------------------------------|
| SHIFT_SAMPLING | Shift Sampling Point of Data | 1       | Sampling point is shifted by one cycle |

# Table 4-47. MPDDRC\_IO\_CALIBR Register Settings

| Field    | Description                               | Setting | Setting Details                        |
|----------|-------------------------------------------|---------|----------------------------------------|
| RDIV     | Resistor Divider, Output Driver Impedance | 4       | LPDDR1 serial impedance line = 52 ohms |
| TZQIO    | IO Calibration                            | 101     | TZQIO = (DDRCK × 600e-9) + 1           |
| EN_CALIB | Enable Calibration                        | 1       | Calibration is enabled                 |

# Table 4-48. MPDDRC\_RTR Register Settings

| Field                | Description                | Setting     | Setting Details                |
|----------------------|----------------------------|-------------|--------------------------------|
| COUNT <sup>(3)</sup> | MPDDRC Refresh Timer Count | 1297        | Value needs to be computed     |
| ADJ_REF              | Adjust Refresh Rate        | (unchanged) | Not available for LPDDR1-SDRAM |
| REF_PB               | Refresh Per Bank           | (unchanged) | Not available for LPDDR1-SDRAM |

- 1. If using one 32-bit data bus width SDRAM device or two 16-bit devices, set the Data Bus Width to 32 bits (DBW = 0). If only one 16-bit data bus width SDRAM device is used, set the Data Bus Width to 16 bits (DBW = 1).
- 2. If timing values are given in nanoseconds, they must be converted in clock cycles and rounded up.  $t_{CYCLES} = t_{ns}/t_{CK}$ , where  $t_{CYCLES}$  is the timing value in clock cycles,  $t_{ns}$  is the timing value in nanoseconds and  $t_{CK}$  is the DDR clock period.

Eg: If  $f_{CK}$  = 166 MHz, then  $t_{CK}$  = 1/ $f_{CK}$  = 6 ns

If  $t_{ns}$  = 35 ns, then  $t_{CYCLES}$  = 35/6 = 6 clock cycles

3. The value in the COUNT field needs to be computed.

 $COUNT = t_{RFFI}/t_{CK}$ 

For  $t_{REFI}$  = 7.8  $\mu s$  and  $t_{CK}$  = 6 ns results in COUNT = 1300

 $t_{\mathsf{REFI}}$  can also be calculated if the Refresh Window [ms] and Refresh Cycles are given (in the SDRAM data sheet).

t<sub>REFI</sub> [µs] = (Refresh Window [ms]/Refresh Cycles)\*f<sub>CK</sub> [MHz]\*1000

If Refresh Window = 64 ms, Refresh Cycles = 8192 and  $f_{CK}$  = 166 MHz,

then COUNT = (64/8192)\*166\*1000 = 1297

Table 4-49. SAMA5D24/BGA256/LPDDR1-SDRAM Register Settings

| Register Name       | Register Address | Contents Value |
|---------------------|------------------|----------------|
| MPDDRC_MD           | 0xF000C020       | 0x00000003     |
| MPDDRC_CR           | 0xF000C008       | 0x00800539     |
| MPDDRC_TPR0         | 0xF000C00C       | 0x2123A337     |
| MPDDRC_TPR1         | 0xF000C010       | 0x0114140C     |
| MPDDRC_TPR2         | 0xF000C014       | 0x00082322     |
| MPDDRC_RD_DATA_PATH | 0xF000C05C       | 0x0000001      |
| MPDDRC_IO_CALIBR    | 0xF000C034       | 0x00876514     |
| MPDDRC_RTR          | 0xF000C004       | 0x00000511     |

#### 4.2.6 SAMA5D24/BGA256/LPDDR2-SDRAM Software Settings

The SAMA5D24/BGA256/LPDDR2-SDRAM set is part of a larger test board built on an 8-layer PCB. The board features a SAMA5D24/BGA256 MPU and two 512-Mbit ISSI LPDDR2-SDRAM devices (Part No.: IS43LD16320A-25BLI). The DDR clock runs at 166 MHz.

Table 4-50. MPDDRC\_MD Register Settings

| Field              | Description    | Setting | Setting Details           |
|--------------------|----------------|---------|---------------------------|
| MD                 | Memory Device  | 7       | LPDDR2-SDRAM              |
| DBW <sup>(1)</sup> | Data Bus Width | 0       | Data bus width is 32 bits |

Table 4-51. MPDDRC\_CR Register Settings

| Field     | Description                                         | Setting     | Setting Details                                 |
|-----------|-----------------------------------------------------|-------------|-------------------------------------------------|
| NC        | Number of Column Bits                               | 1           | 10 bits to define the column number             |
| NR        | Number of Row Bits                                  | 2           | 13 bits to define the row number                |
| CAS       | CAS Latency                                         | 3           | LPDDR2 CAS Latency 3                            |
| DLL       | Reset DLL                                           | (unchanged) | Not available for LPDDR2-SDRAM                  |
| DIC_DS    | Output Driver Impedance<br>Control (Drive Strength) | (unchanged) | Not available for LPDDR2-SDRAM                  |
| DIS_DLL   | Disable DLL                                         | (unchanged) | Not available for LPDDR2-SDRAM                  |
| ZQ        | ZQ Calibration                                      | (unchanged) | Used only during power-up sequence              |
| OCD       | Off-chip Driver                                     | (unchanged) | Not available for LPDDR2-SDRAM                  |
| DQMS      | Mask Data is Shared                                 | 0           | DQM is not shared with another controller       |
| ENRDM     | Enable Read Measure                                 | 0           | DQS/DDR_DATA phase error correction is disabled |
| LC_LPDDR1 | Low-cost Low-power DDR1                             | (unchanged) | Not available for LPDDR2-SDRAM                  |
| NB        | Number of Banks                                     | 0           | 4 banks                                         |
| NDQS      | Not DQS                                             | (unchanged) | Not available for LPDDR2-SDRAM                  |
| DECOD     | Type of Decoding                                    | 0           | Sequential                                      |
| UNAL      | Support Unaligned Access                            | 1           | Unaligned access is supported                   |

# Table 4-52. MPDDRC\_TPR0 Register Settings

| Field | Description                                               | Setting <sup>(2)</sup> | Setting Details |
|-------|-----------------------------------------------------------|------------------------|-----------------|
| TRAS  | Active to Precharge Delay                                 | 42 ns                  | _               |
| TRCD  | Row to Column Delay                                       | 18 ns                  | _               |
| TWR   | Write Recovery Delay                                      | 15 ns                  | _               |
| TRC   | Row Cycle Delay                                           | 60 ns                  | _               |
| TRP   | Row Precharge Delay                                       | 18 ns                  | _               |
| TRRD  | Active BankA to Active BankB                              | 10 ns                  | _               |
| TWTR  | Internal Write to Read Delay                              | 8 ns                   | _               |
| TMRD  | Load Mode Register Command to Activate or Refresh Command | 2 ck                   | _               |

# Table 4-53. MPDDRC\_TPR1 Register Settings

| Field | Description     | Setting <u><sup>(2)</sup></u> | Setting Details |
|-------|-----------------|-------------------------------|-----------------|
| TRFC  | Row Cycle Delay | 90 ns                         | _               |

| сс    | continued                                   |                        |                                    |  |  |
|-------|---------------------------------------------|------------------------|------------------------------------|--|--|
| Field | Description                                 | Setting <sup>(2)</sup> | Setting Details                    |  |  |
| TXSNR | Exit Self-refresh Delay to Non-Read Command | 100 ns                 | -                                  |  |  |
| TXSRD | Exit Self-refresh Delay to Read Command     | (unchanged)            | Not available for LPDDR2-<br>SDRAM |  |  |
| TXP   | Exit Power-down Delay to First Command      | 8 ns                   | _                                  |  |  |

# Table 4-54. MPDDRC\_TPR2 Register Settings

| Field  | Description                                                         | Setting <sup>(2)</sup> | Setting Details                    |
|--------|---------------------------------------------------------------------|------------------------|------------------------------------|
| TXARD  | Exit Active Power-down Delay to Read<br>Command in Mode "Fast Exit" | (unchanged)            | Not available for LPDDR2-<br>SDRAM |
| TXARDS | Exit Active Power-down Delay to Read<br>Command in Mode "Slow Exit" | (unchanged)            | Not available for LPDDR2-<br>SDRAM |
| TRPA   | Row Precharge All Delay                                             | 18 ns                  | Equivalent to tRPAB                |
| TRTP   | Read to Precharge                                                   | 8 ns                   | _                                  |
| TFAW   | Four Active Windows                                                 | 50 ns                  | _                                  |

### Table 4-55. MPDDRC\_LPDDR23\_LPR Register Settings

| Field        | Description        | Setting | Setting Details      |
|--------------|--------------------|---------|----------------------|
| BK_MASK_PASR | Bank Mask Bit/PASR | 0       | Refresh is enabled   |
| SEG_MASK     | Segment Mask Bit   | 0       | Segment is refreshed |
| DS           | Drive Strength     | 2       | 40 ohms typical      |

#### Table 4-56. MPDDRC\_RD\_DATA\_PATH Register Settings

| Field          | Description                  | Setting | Setting Details                        |
|----------------|------------------------------|---------|----------------------------------------|
| SHIFT_SAMPLING | Shift Sampling Point of Data | 1       | Sampling point is shifted by one cycle |

#### Table 4-57. MPDDRC\_IO\_CALIBR Register Settings

| Field    | Description                               | Setting     | Setting Details                        |
|----------|-------------------------------------------|-------------|----------------------------------------|
| RDIV     | Resistor Divider, Output Driver Impedance | 4           | LPDDR2 serial impedance line = 60 ohms |
| TZQIO    | IO Calibration                            | 101         | TZQIO = (DDRCK × 600e-9) + 1           |
| EN_CALIB | Enable Calibration                        | (unchanged) | Not available for LPDDR2-SDRAM         |

# Table 4-58. MPDDRC\_RTR Register Settings

| Field                | Description                | Setting | Setting Details            |
|----------------------|----------------------------|---------|----------------------------|
| COUNT <sup>(3)</sup> | MPDDRC Refresh Timer Count | 649     | Value needs to be computed |

| continued |                     |         |                                                |  |
|-----------|---------------------|---------|------------------------------------------------|--|
| Field     | Description         | Setting | Setting Details                                |  |
| ADJ_REF   | Adjust Refresh Rate | 0       | Adjust refresh rate is not enabled             |  |
| REF_PB    | Refresh Per Bank    | 0       | Refresh all banks during autorefresh operation |  |

- 1. If using one 32-bit data bus width SDRAM device or two 16-bit devices, set the Data Bus Width to 32 bits (DBW = 0). If only one 16-bit data bus width SDRAM device is used, set the Data Bus Width to 16 bits (DBW = 1).
- 2. If timing values are given in nanoseconds, they must be converted in clock cycles and rounded up.  $t_{CYCLES} = t_{ns}/t_{CK}$ , where  $t_{CYCLES}$  is the timing value in clock cycles,  $t_{ns}$  is the timing value in nanoseconds and  $t_{CK}$  is the DDR clock period.

Eg: If 
$$f_{CK}$$
 = 166 MHz, then  $t_{CK}$  = 1/ $f_{CK}$  = 6 ns

If 
$$t_{ns}$$
 = 35 ns, then  $t_{CYCLES}$  = 35/6 = 6 clock cycles

3. The value in the COUNT field needs to be computed.

 $COUNT = t_{REFI}/t_{CK}$ 

For  $t_{REFI}$  = 7.8 µs and  $t_{CK}$  = 6 ns results in COUNT = 1300

t<sub>REFI</sub> can also be calculated if the Refresh Window [ms] and Refresh Cycles are given (in the SDRAM data sheet).

t<sub>REFI</sub> [μs] = (Refresh Window [ms]/Refresh Cycles)\*f<sub>CK</sub> [MHz]\*1000

If Refresh Window = 64 ms, Refresh Cycles = 8192 and  $f_{CK}$  = 166 MHz,

then COUNT = (64/8192)\*166\*1000 = 1297

Table 4-59. SAMA5D24/BGA256/LPDDR2-SDRAM Register Settings

| Register Name       | Register Address | Contents Value |
|---------------------|------------------|----------------|
| MPDDRC_MD           | 0xF000C020       | 0x0000007      |
| MPDDRC_CR           | 0xF000C008       | 0x00800539     |
| MPDDRC_TPR0         | 0xF000C00C       | 0x2223A337     |
| MPDDRC_TPR1         | 0xF000C010       | 0x0800110F     |
| MPDDRC_TPR2         | 0xF000C014       | 0x00092300     |
| MPDDRC_LPDDR23_LPR  | 0xF000C028       | 0x02000000     |
| MPDDRC_RD_DATA_PATH | 0xF000C05C       | 0x0000001      |
| MPDDRC_IO_CALIBR    | 0xF000C034       | 0x00876504     |
| MPDDRC_RTR          | 0xF000C004       | 0x00000289     |



**Important:** For LPDDR2/LPDDR3 devices, certain sequences shall be used to power off these devices. Uncontrolled power-off sequences are destructive and can be applied only up to 400 times in the life of the device. Make sure to respect those sequences to ensure a long functional life for your system. Refer to the manufacturer's data sheet for the proper way to power off the devices. Typically these rely upon an early detection of power failure and achieve a timely power-off sequence through the execution of a high priority interrupt.

#### 4.2.7 SAMA5D24/BGA256/LPDDR3-SDRAM Software Settings

The SAMA5D24/BGA256/LPDDR3-SDRAM set is part of a larger test board built on an 8-layer PCB. The board features a SAMA5D24/BGA256 MPU and one 8-Gbit<sup>(4)</sup> Micron LPDDR3-SDRAM device (Part No.: MT52L256M32D1PF-107WT). The DDR clock runs at 166 MHz.

Table 4-60. MPDDRC\_MD Register Settings

| Field              | Description    | Setting | Setting Details           |
|--------------------|----------------|---------|---------------------------|
| MD                 | Memory Device  | 5       | LPDDR3-SDRAM              |
| DBW <sup>(1)</sup> | Data Bus Width | 0       | Data bus width is 32 bits |

Table 4-61. MPDDRC\_CR Register Settings

| Field     | Description                                         | Setting     | Setting Details                                 |
|-----------|-----------------------------------------------------|-------------|-------------------------------------------------|
| NC        | Number of Column Bits                               | 1           | 10 bits to define the column number             |
| NR        | Number of Row Bits                                  | 3           | 14 bits to define the row number                |
| CAS       | CAS Latency                                         | 3           | LPDDR3 CAS Latency 3                            |
| DLL       | Reset DLL                                           | (unchanged) | Not available for LPDDR3-SDRAM                  |
| DIC_DS    | Output Driver Impedance<br>Control (Drive Strength) | (unchanged) | Not available for LPDDR3-SDRAM                  |
| DIS_DLL   | Disable DLL                                         | (unchanged) | Used only during power-up sequence              |
| ZQ        | ZQ Calibration                                      | (unchanged) | Used only during power-up sequence              |
| OCD       | Off-chip Driver                                     | (unchanged) | Not available for LPDDR3-SDRAM                  |
| DQMS      | Mask Data is Shared                                 | 0           | DQM is not shared with another controller       |
| ENRDM     | Enable Read Measure                                 | 0           | DQS/DDR_DATA phase error correction is disabled |
| LC_LPDDR1 | Low-cost Low-power DDR1                             | (unchanged) | Not available for LPDDR3-SDRAM                  |
| NB        | Number of Banks                                     | 1           | 8 banks                                         |
| NDQS      | Not DQS                                             | (unchanged) | Not available for LPDDR3-SDRAM                  |
| DECOD     | Type of Decoding                                    | 0           | Sequential                                      |
| UNAL      | Support Unaligned Access                            | 1           | Unaligned access is supported                   |

# Table 4-62. MPDDRC\_TPR0 Register Settings

| Field | Description                                               | Setting <sup>(2)</sup> | Setting Details |
|-------|-----------------------------------------------------------|------------------------|-----------------|
| TRAS  | Active to Precharge Delay                                 | 42 ns                  | _               |
| TRCD  | Row to Column Delay                                       | max (18 ns, 3 ck)      | _               |
| TWR   | Write Recovery Delay                                      | max (15 ns, 3 ck)      | _               |
| TRC   | Row Cycle Delay                                           | 60 ns                  | _               |
| TRP   | Row Precharge Delay                                       | max (18 ns, 3 ck)      | _               |
| TRRD  | Active BankA to Active BankB                              | max (10 ns, 2 ck)      | _               |
| TWTR  | Internal Write to Read Delay                              | max (8 ns, 4 ck)       | _               |
| TMRD  | Load Mode Register Command to Activate or Refresh Command | max (14 ns, 10 ck)     | _               |

### Table 4-63. MPDDRC\_TPR1 Register Settings

| Field | Description                                 | Setting <sup>(2)</sup> | Setting Details                    |
|-------|---------------------------------------------|------------------------|------------------------------------|
| TRFC  | Row Cycle Delay                             | 210 ns                 | _                                  |
| TXSNR | Exit Self-refresh Delay to Non-Read Command | 220 ns                 | -                                  |
| TXSRD | Exit Self-refresh Delay to Read Command     | (unchanged)            | Not available for LPDDR3-<br>SDRAM |
| TXP   | Exit Power-down Delay to First Command      | max (8 ns, 2 ck)       | _                                  |

# Table 4-64. MPDDRC\_TPR2 Register Settings

| Field  | Description                                                         | Setting <sup>(2)</sup> | Setting Details                    |
|--------|---------------------------------------------------------------------|------------------------|------------------------------------|
| TXARD  | Exit Active Power-down Delay to Read<br>Command in Mode "Fast Exit" | (unchanged)            | Not available for LPDDR3-<br>SDRAM |
| TXARDS | Exit Active Power-down Delay to Read Command in Mode "Slow Exit"    | (unchanged)            | Not available for LPDDR3-<br>SDRAM |
| TRPA   | Row Precharge All Delay                                             | 18 ns                  | Equivalent to tRPAB                |
| TRTP   | Read to Precharge                                                   | max (8 ns, 4 ck)       | _                                  |
| TFAW   | Four Active Windows                                                 | max (50 ns, 8 ck)      | _                                  |

### Table 4-65. MPDDRC\_LPDDR23\_LPR Register Settings

| Field        | Description        | Setting | Setting Details      |
|--------------|--------------------|---------|----------------------|
| BK_MASK_PASR | Bank Mask Bit/PASR | 0       | Refresh is enabled   |
| SEG_MASK     | Segment Mask Bit   | 0       | Segment is refreshed |
| DS           | Drive Strength     | 2       | 40 ohm typical       |

#### Table 4-66. MPDDRC\_RD\_DATA\_PATH Register Settings

| Field          | Description                  | Setting | Setting Details                         |
|----------------|------------------------------|---------|-----------------------------------------|
| SHIFT_SAMPLING | Shift Sampling Point of Data | 2       | Sampling point is shifted by two cycles |

#### Table 4-67. MPDDRC\_IO\_CALIBR Register Settings

| Field    | Description                               | Setting     | Setting Details                        |
|----------|-------------------------------------------|-------------|----------------------------------------|
| RDIV     | Resistor Divider, Output Driver Impedance | 4           | LPDDR3 serial impedance line = 57 ohms |
| TZQIO    | IO Calibration                            | 101         | TZQIO = (DDRCK × 600e-9) + 1           |
| EN_CALIB | Enable Calibration                        | (unchanged) | Not available for LPDDR3-SDRAM         |

#### Table 4-68. MPDDRC\_RTR Register Settings

| Field                | Description                | Setting | Setting Details                                |
|----------------------|----------------------------|---------|------------------------------------------------|
| COUNT <sup>(3)</sup> | MPDDRC Refresh Timer Count | 649     | Value needs to be computed                     |
| ADJ_REF              | Adjust Refresh Rate        | 0       | Adjust refresh rate is not enabled             |
| REF_PB               | Refresh Per Bank           | 0       | Refresh all banks during autorefresh operation |

#### Note:

- 1. If using one 32-bit data bus width SDRAM device or two 16-bit devices, set the Data Bus Width to 32 bits (DBW = 0). If only one 16-bit data bus width SDRAM device is used, set the Data Bus Width to 16 bits (DBW = 1).
- 2. If timing values are given in nanoseconds, they must be converted in clock cycles and rounded up.  $t_{CYCLES} = t_{ns}/t_{CK}$ , where  $t_{CYCLES}$  is the timing value in clock cycles,  $t_{ns}$  is the timing value in nanoseconds and  $t_{CK}$  is the DDR clock period.

Eg: If 
$$f_{CK}$$
 = 166 MHz, then  $t_{CK}$  = 1/ $f_{CK}$  = 6 ns

If 
$$t_{ns}$$
 = 35 ns, then  $t_{CYCLES}$  = 35/6 = 6 clock cycles

3. The value in the COUNT field needs to be computed.

 $COUNT = t_{REFI}/t_{CK}$ 

For  $t_{REFI}$  = 7.8 µs and  $t_{CK}$  = 6 ns results in COUNT = 1300

t<sub>REFI</sub> can also be calculated if the Refresh Window [ms] and Refresh Cycles are given (in the SDRAM data sheet).

t<sub>REFI</sub> [μs] = (Refresh Window [ms]/Refresh Cycles)\*f<sub>CK</sub> [MHz]\*1000

If Refresh Window = 64 ms, Refresh Cycles = 8192 and f<sub>CK</sub> = 166 MHz,

then COUNT = (64/8192)\*166\*1000 = 1297

4. The memory controller is unable to use the whole capacity of the 8-Gbit memory device (supports 4 Gbits maximum). An 8-Gbit device was mounted for procurement facility reasons. With the current settings, the usage of half of this capacity is achievable.

Table 4-69. SAMA5D24/BGA256/LPDDR3-SDRAM Register Settings

| Register Name       | Register Address | Contents Value |
|---------------------|------------------|----------------|
| MPDDRC_MD           | 0xF000C020       | 0x0000005      |
| MPDDRC_CR           | 0xF000C008       | 0x0090053D     |
| MPDDRC_TPR0         | 0xF000C00C       | 0xA423A337     |
| MPDDRC_TPR1         | 0xF000C010       | 0x02002523     |
| MPDDRC_TPR2         | 0xF000C014       | 0x00094400     |
| MPDDRC_LPDDR23_LPR  | 0xF000C028       | 0x02000000     |
| MPDDRC_RD_DATA_PATH | 0xF000C05C       | 0x00000002     |
| MPDDRC_IO_CALIBR    | 0xF000C034       | 0x00876504     |
| MPDDRC_RTR          | 0xF000C004       | 0x00000289     |



**Important:** For LPDDR2/LPDDR3 devices, certain sequences shall be used to power off these devices. Uncontrolled power-off sequences are destructive and can be applied only up to 400 times in the life of the device. Make sure to respect those sequences to ensure a long functional life for your system. Refer to the manufacturer's data sheet for the proper way to power off the devices. Typically these rely upon an early detection of power failure and achieve a timely power-off sequence through the execution of a high priority interrupt.

#### 4.2.8 SAMA5D24/BGA256/DDR3L-SDRAM Software Settings

The SAMA5D24/BGA256/DDR3L-SDRAM set is part of a larger test board built on an 8-layer PCB. The board features a SAMA5D24/BGA256 MPU and two 1-Gbit AP Memory DDR3L-SDRAM devices (part no: A3T1GF40CBF-GML). The DDR clock runs at 166 MHz.

Table 4-70. MPDDRC\_MD Register Settings

| Field              | Description    | Setting | Setting Details           |
|--------------------|----------------|---------|---------------------------|
| MD                 | Memory Device  | 4       | DDR3-SDRAM                |
| DBW <sup>(1)</sup> | Data Bus Width | 0       | Data bus width is 32 bits |

Table 4-71. MPDDRC CR Register Settings

| Field  | Description                                         | Setting     | Setting Details                                     |
|--------|-----------------------------------------------------|-------------|-----------------------------------------------------|
| NC     | Number of Column Bits                               | 1           | 10 bits to define the column number                 |
| NR     | Number of Row Bits                                  | 3           | 14 bits to define the row number                    |
| CAS    | CAS Latency                                         | 5           | DDR3 CAS Latency 3                                  |
| DLL    | Reset DLL                                           | (unchanged) | Used only during power-up sequence                  |
| DIC_DS | Output Driver Impedance<br>Control (Drive Strength) | 1           | Weak drive strength (DDR2) - RZQ/7 (34 [NOM], DDR3) |

| continued |                          |             |                                                 |  |
|-----------|--------------------------|-------------|-------------------------------------------------|--|
| Field     | Description              | Setting     | Setting Details                                 |  |
| DIS_DLL   | Disable DLL              | 1           | Disable DLL                                     |  |
| ZQ        | ZQ Calibration           | (unchanged) | Not available for DDR3-SDRAM                    |  |
| OCD       | Off-chip Driver          | (unchanged) | Not available for DDR3-SDRAM                    |  |
| DQMS      | Mask Data is Shared      | 0           | DQM is not shared with another controller       |  |
| ENRDM     | Enable Read Measure      | 0           | DQS/DDR_DATA phase error correction is disabled |  |
| LC_LPDDR1 | Low-cost Low-power DDR1  | (unchanged) | Not available for DDR3-SDRAM                    |  |
| NB        | Number of Banks          | 1           | 8 banks                                         |  |
| NDQS      | Not DQS                  | (unchanged) | Not available for DDR3-SDRAM                    |  |
| DECOD     | Type of Decoding         | 1           | Interleaved                                     |  |
| UNAL      | Support Unaligned Access | 1           | Unaligned access is supported                   |  |

# Table 4-72. MPDDRC\_TPR0 Register Settings

| Field | Description                                                  | Setting <sup>(2)</sup> | Setting Details |
|-------|--------------------------------------------------------------|------------------------|-----------------|
| TRAS  | Active to Precharge Delay                                    | 36 ns                  | _               |
| TRCD  | Row to Column Delay                                          | 14 ns                  | _               |
| TWR   | Write Recovery Delay                                         | 15 ns                  | _               |
| TRC   | Row Cycle Delay                                              | 49 ns                  | _               |
| TRP   | Row Precharge Delay                                          | 13 ns                  | _               |
| TRRD  | Active BankA to Active BankB                                 | max (8 ns, 4 ck)       | _               |
| TWTR  | Internal Write to Read Delay                                 | max (8 ns, 4 ck)       | _               |
| TMRD  | Load Mode Register Command to Activate or Refresh<br>Command | 4 ck                   | _               |

# Table 4-73. MPDDRC\_TPR1 Register Settings

| Field | Description                                 | Setting <sup>(2)</sup> | Setting Details          |
|-------|---------------------------------------------|------------------------|--------------------------|
| TRFC  | Row Cycle Delay                             | 110 ns                 | _                        |
| TXSNR | Exit Self-refresh Delay to Non-Read Command | 120 ns                 | _                        |
| TXSRD | Exit Self-refresh Delay to Read Command     | 0                      | Not used in DLL Off mode |
| TXP   | Exit Power-down Delay to First Command      | max (24 ns, 10 ck)     | _                        |

Table 4-74. MPDDRC\_TPR2 Register Settings

| Field  | Description                                                         | Setting <sup>(2)</sup> | Setting Details                  |
|--------|---------------------------------------------------------------------|------------------------|----------------------------------|
| TXARD  | Exit Active Power-down Delay to Read<br>Command in Mode "Fast Exit" | (unchanged)            | Not available for DDR3-<br>SDRAM |
| TXARDS | Exit Active Power-down Delay to Read<br>Command in Mode "Slow Exit" | (unchanged)            | Not available for DDR3-<br>SDRAM |
| TRPA   | Row Precharge All Delay                                             | (unchanged)            | Not available for DDR3-<br>SDRAM |
| TRTP   | Read to Precharge                                                   | max (8 ns, 4 ck)       | -                                |
| TFAW   | Four Active Windows                                                 | 45 ns                  | -                                |

### Table 4-75. MPDDRC\_RD\_DATA\_PATH Register Settings

| Field             | Description                  | Setting | Setting Details                         |
|-------------------|------------------------------|---------|-----------------------------------------|
| SHIFT_SAMPLING(4) | Shift Sampling Point of Data | 2       | Sampling point is shifted by two cycles |

# Table 4-76. MPDDRC\_IO\_CALIBR Register Settings

| Field    | Description                               | Setting     | Setting Details                      |
|----------|-------------------------------------------|-------------|--------------------------------------|
| RDIV     | Resistor Divider, Output Driver Impedance | 4           | DDR3 serial impedance line = 55 ohms |
| TZQIO    | IO Calibration                            | 100         | TZQIO = (DDRCK × 600e-9) + 1         |
| EN_CALIB | Enable Calibration                        | (unchanged) | Not available for DDR3-SDRAM         |

### Table 4-77. MPDDRC\_RTR Register Settings

| Field                | Description                | Setting     | Setting Details              |
|----------------------|----------------------------|-------------|------------------------------|
| COUNT <sup>(3)</sup> | MPDDRC Refresh Timer Count | 1297        | Value needs to be computed   |
| ADJ_REF              | Adjust Refresh Rate        | (unchanged) | Not available for DDR3-SDRAM |
| REF_PB               | Refresh Per Bank           | (unchanged) | Not available for DDR3-SDRAM |

- 1. If using one 32-bit data bus width SDRAM device or two 16-bit devices, then set the Data Bus Width to 32 bits (DBW = 0). If only one 16-bit data bus width SDRAM device is used, then set the Data Bus Width to 16 bits (DBW = 1).
- 2. If timing values are given in nanoseconds, they must be converted in clock cycles and rounded up.  $t_{CYCLES} = t_{ns}/t_{CK}$ , where  $t_{CYCLES}$  is the timing value in clock cycles,  $t_{ns}$  is the timing value in nanoseconds and  $t_{CK}$  is the DDR clock period.

Eg: If  $f_{CK}$  = 166 MHz, then  $t_{CK}$  = 1/ $f_{CK}$  = 6 ns

If  $t_{ns}$  = 35 ns, then  $t_{CYCLES}$  = 35/6 = 6 clock cycles

3. The value in the COUNT field needs to be computed.

 $COUNT = t_{REFI}/t_{CK}$ 

For  $t_{REFI}$  = 7.8  $\mu s$  and  $t_{CK}$  = 6 ns results in COUNT = 1300

t<sub>REFI</sub> can also be calculated if the Refresh Window [ms] and Refresh Cycles are given (in the SDRAM data sheet).

t<sub>REFI</sub> [µs] = (Refresh Window [ms]/Refresh Cycles)\*f<sub>CK</sub> [MHz]\*1000

If Refresh Window = 64 ms, Refresh Cycles = 8192 and  $f_{CK}$  = 166 MHz,

then COUNT = (64/8192)\*166\*1000 = 1297

4. In the case of DDR3-SDRAM devices, the field CAS must be set to 5, and the field SHIFT\_SAMPLING must be set to 2. The DLL Off mode sets the CAS Read Latency (CRL) and the CAS Write Latency (CWL) to 6. The latency is automatically set by the controller.

Table 4-78. SAMA5D24/BGA256/DDR3L-SDRAM Register Settings

| Register Name       | Register Address | Contents Value |
|---------------------|------------------|----------------|
| MPDDRC_MD           | 0xF000C020       | 0x0000004      |
| MPDDRC_CR           | 0xF000C008       | 0x00D0055D     |
| MPDDRC_TPR0         | 0xF000C00C       | 0x44439336     |
| MPDDRC_TPR1         | 0xF000C010       | 0x0A001413     |
| MPDDRC_TPR2         | 0xF000C014       | 0x00084000     |
| MPDDRC_RD_DATA_PATH | 0xF000C05C       | 0x00000002     |
| MPDDRC_IO_CALIBR    | 0xF000C034       | 0x00876504     |
| MPDDRC_RTR          | 0xF000C004       | 0x00000511     |

#### 4.2.9 SAMA5D27/BGA289/LPDDR2-SDRAM Software Settings

The SAMA5D27/BGA289/LPDDR2-SDRAM set is an LPDDR2-SDRAM test board built on a 6-layer PCB. The board features a SAMA5D27/BGA289 MPU and one 2-Gbit AP Memory LPDDR2-SDRAM device (part no: AD220032D-I-AC). The DDR clock runs at 166MHz.

Table 4-79. MPDDRC MD Register Settings

| Field | Description   | Setting | Setting Details |
|-------|---------------|---------|-----------------|
| MD    | Memory Device | 7       | LPDDR2-SDRAM    |

| continued          |                |         |                           |  |  |
|--------------------|----------------|---------|---------------------------|--|--|
| Field              | Description    | Setting | Setting Details           |  |  |
| DBW <sup>(1)</sup> | Data Bus Width | 0       | Data bus width is 32 bits |  |  |

# Table 4-80. MPDDRC\_CR Register Settings

| Field     | Description                                         | Setting     | Setting Details                                 |
|-----------|-----------------------------------------------------|-------------|-------------------------------------------------|
| NC        | Number of Column Bits                               | 0           | 9 bits to define the column number              |
| NR        | Number of Row Bits                                  | 3           | 14 bits to define the row number                |
| CAS       | CAS Latency                                         | 0           | LPDDR2 CAS Latency 3                            |
| DLL       | Reset DLL                                           | (unchanged) | Not available for LPDDR2-SDRAM                  |
| DIC_DS    | Output Driver Impedance<br>Control (Drive Strength) | (unchanged) | Not available for LPDDR2-SDRAM                  |
| DIS_DLL   | Disable DLL                                         | (unchanged) | Not available for LPDDR2-SDRAM                  |
| ZQ        | ZQ Calibration                                      | (unchanged) | Not available for LPDDR2-SDRAM                  |
| OCD       | Off-chip Driver                                     | (unchanged) | Not available for LPDDR2-SDRAM                  |
| DQMS      | Mask Data is Shared                                 | 0           | DQM is not shared with another controller       |
| ENRDM     | Enable Read Measure                                 | 0           | DQS/DDR_DATA phase error correction is disabled |
| LC_LPDDR1 | Low-cost Low-power DDR1                             | (unchanged) | Not available for LPDDR2-SDRAM                  |
| NB        | Number of Banks                                     | 1           | 8 banks                                         |
| NDQS      | Not DQS                                             | (unchanged) | Not available for LPDDR2-SDRAM                  |
| DECOD     | Type of Decoding                                    | 0           | Sequential                                      |
| UNAL      | Support Unaligned Access                            | 1           | Unaligned access is supported                   |

# Table 4-81. MPDDRC\_TPR0 Register Settings

| Field | Description                                               | Setting <sup>(2)</sup> | Setting Details |
|-------|-----------------------------------------------------------|------------------------|-----------------|
| TRAS  | Active to Precharge Delay                                 | 42 ns                  | _               |
| TRCD  | Row to Column Delay                                       | 18 ns                  | _               |
| TWR   | Write Recovery Delay                                      | 15 ns                  | _               |
| TRC   | Row Cycle Delay                                           | 60 ns                  | _               |
| TRP   | Row Precharge Delay                                       | 18 ns                  | _               |
| TRRD  | Active BankA to Active BankB                              | 10 ns                  | _               |
| TWTR  | Internal Write to Read Delay                              | 10 ns                  | _               |
| TMRD  | Load Mode Register Command to Activate or Refresh Command | 5 ck                   | _               |

### Table 4-82. MPDDRC\_TPR1 Register Settings

| Field | Description                                 | Setting <sup>(2)</sup> | Setting Details                    |
|-------|---------------------------------------------|------------------------|------------------------------------|
| TRFC  | Row Cycle Delay                             | 130 ns                 | _                                  |
| TXSNR | Exit Self-refresh Delay to Non-Read Command | 140 ns                 | _                                  |
| TXSRD | Exit Self-refresh Delay to Read Command     | (unchanged)            | Not available for LPDDR2-<br>SDRAM |
| TXP   | Exit Power-down Delay to First Command      | 8 ns                   | _                                  |

### Table 4-83. MPDDRC\_TPR2 Register Settings

| Field  | Description                                                         | Setting <sup>(2)</sup> | Setting Details                    |
|--------|---------------------------------------------------------------------|------------------------|------------------------------------|
| TXARD  | Exit Active Power-down Delay to Read<br>Command in Mode "Fast Exit" | (unchanged)            | Not available for LPDDR2-<br>SDRAM |
| TXARDS | Exit Active Power-down Delay to Read<br>Command in Mode "Slow Exit" | (unchanged)            | Not available for LPDDR2-<br>SDRAM |
| TRPA   | Row Precharge All Delay                                             | 21 ns                  | Equivalent to tRPAB                |
| TRTP   | Read to Precharge                                                   | 8 ns                   | _                                  |
| TFAW   | Four Active Windows                                                 | 50 ns                  | _                                  |

# Table 4-84. MPDDRC\_LPDDR23\_LPR Register Settings

| Field        | Description        | Setting | Setting Details      |
|--------------|--------------------|---------|----------------------|
| BK_MASK_PASR | Bank Mask Bit/PASR | 0       | Refresh is enabled   |
| SEG_MASK     | Segment Mask Bit   | 0       | Segment is refreshed |
| DS           | Drive Strength     | 2       | 40 ohm typical       |

# Table 4-85. MPDDRC\_RD\_DATA\_PATH Register Settings

| Field          | Description                  | Setting | Setting Details                        |
|----------------|------------------------------|---------|----------------------------------------|
| SHIFT_SAMPLING | Shift Sampling Point of Data | 1       | Sampling point is shifted by one cycle |

# Table 4-86. MPDDRC\_IO\_CALIBR Register Settings

| Field    | Description                               | Setting     | Setting Details                        |
|----------|-------------------------------------------|-------------|----------------------------------------|
| RDIV     | Resistor Divider, Output Driver Impedance | 4           | LPDDR2 serial impedance line = 60 ohms |
| TZQIO    | IO Calibration                            | 101         | TZQIO = (DDRCK × 600e-9) + 1           |
| EN_CALIB | Enable Calibration                        | (unchanged) | Not available for LPDDR2-SDRAM         |

Table 4-87. MPDDRC\_RTR Register Settings

| Field                | Description                | Setting     | Setting Details              |
|----------------------|----------------------------|-------------|------------------------------|
| COUNT <sup>(3)</sup> | MPDDRC Refresh Timer Count | 1297        | Value needs to be computed   |
| ADJ_REF              | Adjust Refresh Rate        | (unchanged) | Not available for DDR3-SDRAM |
| REF_PB               | Refresh Per Bank           | (unchanged) | Not available for DDR3-SDRAM |

- 1. If using one 32-bit data bus width SDRAM device or two 16-bit devices, then set the Data Bus Width to 32 bits (DBW = 0). If only one 16-bit data bus width SDRAM device is used, then set the Data Bus Width to 16 bits (DBW = 1).
- 2. If timing values are given in nanoseconds, they must be converted in clock cycles and rounded up.  $t_{CYCLES} = t_{ns}/t_{CK}$ , where  $t_{CYCLES}$  is the timing value in clock cycles,  $t_{ns}$  is the timing value in nanoseconds and  $t_{CK}$  is the DDR clock period.

Eg: If 
$$f_{CK}$$
 = 166 MHz, then  $t_{CK}$  = 1/ $f_{CK}$  = 6 ns

If  $t_{ns}$  = 35 ns, then  $t_{CYCLES}$  = 35/6 = 6 clock cycles

3. The value in the COUNT field needs to be computed.

 $COUNT = t_{REFI}/t_{CK}$ 

For  $t_{REFI}$  = 7.8  $\mu s$  and  $t_{CK}$  = 6 ns results in COUNT = 1300

 $t_{\mathsf{REFI}}$  can also be calculated if the Refresh Window [ms] and Refresh Cycles are given (in the SDRAM data sheet).

 $t_{REFI}$  [µs] = (Refresh Window [ms]/Refresh Cycles)\* $f_{CK}$  [MHz]\*1000

If Refresh Window = 64 ms, Refresh Cycles = 8192 and  $f_{CK}$  = 166 MHz,

then COUNT = (64/8192)\*166\*1000 = 1297

Table 4-88. SAMA5D24/BGA256/DDR3L-SDRAM Register Settings

| Register Name       | Register Address | Contents Value |
|---------------------|------------------|----------------|
| MPDDRC_MD           | 0xF000C020       | 0x0000004      |
| MPDDRC_CR           | 0xF000C008       | 0x00D0055D     |
| MPDDRC_TPR0         | 0xF000C00C       | 0x44439336     |
| MPDDRC_TPR1         | 0xF000C010       | 0x0A001413     |
| MPDDRC_TPR2         | 0xF000C014       | 0x00084000     |
| MPDDRC_LPDDR23_LPR  | 0xF000C028       | 0x02000000     |
| MPDDRC_RD_DATA_PATH | 0xF000C05C       | 0x0000001      |
| MPDDRC_IO_CALIBR    | 0xF000C034       | 0x00876504     |
| MPDDRC_RTR          | 0xF000C004       | 0x00000511     |

# 5. Setting Recommendations

Setting the memory with default parameter values and timings, often "quickly" inferred from the manufacturer's data sheets, may pass all tests at room temperature and over their nominal operating temperature range. But when one pushes the tests further, e.g. by varying the temperature as done in this study, behavioral problems are likely to appear.

We verified this by deliberately varying some correct settings to "borderline" values, where the system remains functional at room temperature, but then gradually fails when the temperature rises.

A setting that appears to work by default might prove incorrect. Always thoroughly research the manufacturer's data sheet and application notes for the correct settings and double check all of them while paying attention to the system parameters (such as DDR clock). Tests have proven that carelessness may result in product failures after deploying to the field.

The chart below is a rough representation of the error rate during testing versus board temperature. It depends on the number of parameters set at borderline values, so an accurate representation is difficult to predict and can be determined by testing. It can also vary from one type of SDRAM to another, but the behavior is approximately the same. Some setting values can trigger errors at just above room temperature, while others can trigger errors only at the maximum operating temperature.



Figure 5-1. Error Rate vs Temperature

An error is identified when data read from the SDRAM is different from the known written data during testing. An error occurs faster at higher temperatures, when the error rate is high. At lower temperatures, errors may occur even after more than half of the memory capacity is tested without issues.

The table below contains some examples of timing parameters with borderline values having the most impact over the error rate. These timings are:

- t<sub>rcd</sub> Row Address to Column Address Delay
- t<sub>rp</sub> Row Precharge Delay
- t<sub>rfc</sub> Row Refresh Cycle Delay

At room temperature, all tests pass with the timings at pass values and all tests fail at fail values. Always check the SDRAM data sheet to obtain the optimal settings.

Table 5-1. Pass and Fail Values for  $\rm t_{rcd},\, t_{rp}$  and  $\rm t_{rfc}$  Timings

| Timings               | DDR3 |      | DDR2 |      | LPDDR1 |      | LPDDR2 |      | LPDDR3 |      |
|-----------------------|------|------|------|------|--------|------|--------|------|--------|------|
|                       | Pass | Fail | Pass | Fail | Pass   | Fail | Pass   | Fail | Pass   | Fail |
| t <sub>rcd</sub> [ns] | 7    | 6    | 7    | 6    | 13     | 12   | 7      | 6    | 7      | 6    |
| t <sub>rp</sub> [ns]  | 7    | 6    | 7    | 6    | 7      | 6    | 7      | 6    | 7      | 6    |
| t <sub>rfc</sub> [ns] | 73   | 72   | 67   | 66   | 40     | 35   | 60     | 61   | 115    | 114  |

# 6. Conclusion

This application note presented a set of recommended guidelines for PCB routing of different types of SDRAM devices, as well as layout examples and software settings. It also showed that the proper functionality of an SDRAM device can be broken if apparent good settings are being made. This is the reason why it is critical to always follow the manufacturer's data sheet and application notes.

# 7. Revision History

### 7.1 Rev. B - 11/2018

Added SAMA5D27/BGA289 Custom Test Board.

Added SAMA5D24/BGA256/DDR3L-SDRAM Software Settings and SAMA5D27/BGA289/LPDDR2-SDRAM Software Settings.

### 7.2 Rev. A - 06/2018

This is the initial released version of this application note.

# The Microchip Web Site

Microchip provides online support via our web site at <a href="http://www.microchip.com/">http://www.microchip.com/</a>. This web site is used as a means to make files and information easily available to customers. Accessible by using your favorite Internet browser, the web site contains the following information:

- Product Support Data sheets and errata, application notes and sample programs, design resources, user's guides and hardware support documents, latest software releases and archived software
- **General Technical Support** Frequently Asked Questions (FAQ), technical support requests, online discussion groups, Microchip consultant program member listing
- Business of Microchip Product selector and ordering guides, latest Microchip press releases, listing of seminars and events, listings of Microchip sales offices, distributors and factory representatives

# **Customer Change Notification Service**

Microchip's customer notification service helps keep customers current on Microchip products. Subscribers will receive e-mail notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest.

To register, access the Microchip web site at <a href="http://www.microchip.com/">http://www.microchip.com/</a>. Under "Support", click on "Customer Change Notification" and follow the registration instructions.

# **Customer Support**

Users of Microchip products can receive assistance through several channels:

- Distributor or Representative
- Local Sales Office
- Field Application Engineer (FAE)
- Technical Support

Customers should contact their distributor, representative or Field Application Engineer (FAE) for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in the back of this document.

Technical support is available through the web site at: http://www.microchip.com/support

# Microchip Devices Code Protection Feature

Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of
  these methods, to our knowledge, require using the Microchip products in a manner outside the
  operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is
  engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.

© 2018 Microchip Technology Inc. Application Note DS00002717B-page 95

 Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

# **Legal Notice**

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

#### **Trademarks**

The Microchip name and logo, the Microchip logo, AnyRate, AVR, AVR logo, AVR Freaks, BeaconThings, BitCloud, CryptoMemory, CryptoRF, dsPIC, FlashFlex, flexPWR, Heldo, JukeBlox, KeeLoq, KeeLoq logo, Kleer, LANCheck, LINK MD, maXStylus, maXTouch, MediaLB, megaAVR, MOST, MOST logo, MPLAB, OptoLyzer, PIC, picoPower, PICSTART, PIC32 logo, Prochip Designer, QTouch, RightTouch, SAM-BA, SpyNIC, SST, SST Logo, SuperFlash, tinyAVR, UNI/O, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

ClockWorks, The Embedded Control Solutions Company, EtherSynch, Hyper Speed Control, HyperLight Load, IntelliMOS, mTouch, Precision Edge, and Quiet-Wire are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, AnyIn, AnyOut, BodyCom, chipKIT, chipKIT logo, CodeGuard, CryptoAuthentication, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, EtherGREEN, In-Circuit Serial Programming, ICSP, Inter-Chip Connectivity, JitterBlocker, KleerNet, KleerNet logo, Mindi, MiWi, motorBench, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, PureSilicon, QMatrix, RightTouch logo, REAL ICE, Ripple Blocker, SAM-ICE, Serial Quad I/O, SMART-I.S., SQI, SuperSwitcher, SuperSwitcher II, Total Endurance, TSHARC, USBCheck, VariSense, ViewSpan, WiperLock, Wireless DNA, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries.

GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2018 Microchip Technology Inc. Application Note DS00002717B-page 96

© 2018, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

ISBN: 978-1-5224-3852-6

AMBA, Arm, Arm7, Arm7TDMI, Arm9, Arm11, Artisan, big.LITTLE, Cordio, CoreLink, CoreSight, Cortex, DesignStart, DynamIQ, Jazelle, Keil, Mali, Mbed, Mbed Enabled, NEON, POP, RealView, SecurCore, Socrates, Thumb, TrustZone, ULINK, ULINK2, ULINK-ME, ULINK-PLUS, ULINKpro, µVision, Versatile are trademarks or registered trademarks of Arm Limited (or its subsidiaries) in the US and/or elsewhere.

# **Quality Management System Certified by DNV**

#### ISO/TS 16949

Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.

© 2018 Microchip Technology Inc. Application Note DS00002717B-page 97



# **Worldwide Sales and Service**

| AMERICAS                  | ASIA/PACIFIC          | ASIA/PACIFIC            | EUROPE                |
|---------------------------|-----------------------|-------------------------|-----------------------|
| Corporate Office          | Australia - Sydney    | India - Bangalore       | Austria - Wels        |
| 2355 West Chandler Blvd.  | Tel: 61-2-9868-6733   | Tel: 91-80-3090-4444    | Tel: 43-7242-2244-39  |
| Chandler, AZ 85224-6199   | China - Beijing       | India - New Delhi       | Fax: 43-7242-2244-393 |
| Tel: 480-792-7200         | Tel: 86-10-8569-7000  | Tel: 91-11-4160-8631    | Denmark - Copenhagen  |
| Fax: 480-792-7277         | China - Chengdu       | India - Pune            | Tel: 45-4450-2828     |
| Technical Support:        | Tel: 86-28-8665-5511  | Tel: 91-20-4121-0141    | Fax: 45-4485-2829     |
| http://www.microchip.com/ | China - Chongqing     | Japan - Osaka           | Finland - Espoo       |
| support                   | Tel: 86-23-8980-9588  | Tel: 81-6-6152-7160     | Tel: 358-9-4520-820   |
| Web Address:              | China - Dongguan      | Japan - Tokyo           | France - Paris        |
| www.microchip.com         | Tel: 86-769-8702-9880 | Tel: 81-3-6880- 3770    | Tel: 33-1-69-53-63-20 |
| Atlanta                   | China - Guangzhou     | Korea - Daegu           | Fax: 33-1-69-30-90-79 |
| Duluth, GA                | Tel: 86-20-8755-8029  | Tel: 82-53-744-4301     | Germany - Garching    |
| Tel: 678-957-9614         | China - Hangzhou      | Korea - Seoul           | Tel: 49-8931-9700     |
| Fax: 678-957-1455         | Tel: 86-571-8792-8115 | Tel: 82-2-554-7200      | Germany - Haan        |
| Austin, TX                | China - Hong Kong SAR | Malaysia - Kuala Lumpur | Tel: 49-2129-3766400  |
| Tel: 512-257-3370         | Tel: 852-2943-5100    | Tel: 60-3-7651-7906     | Germany - Heilbronn   |
| Boston                    | China - Nanjing       | Malaysia - Penang       | Tel: 49-7131-67-3636  |
| Westborough, MA           | Tel: 86-25-8473-2460  | Tel: 60-4-227-8870      | Germany - Karlsruhe   |
| Tel: 774-760-0087         | China - Qingdao       | Philippines - Manila    | Tel: 49-721-625370    |
| Fax: 774-760-0088         | Tel: 86-532-8502-7355 | Tel: 63-2-634-9065      | Germany - Munich      |
| Chicago                   | China - Shanghai      | Singapore               | Tel: 49-89-627-144-0  |
| Itasca, IL                | Tel: 86-21-3326-8000  | Tel: 65-6334-8870       | Fax: 49-89-627-144-44 |
| Tel: 630-285-0071         | China - Shenyang      | Taiwan - Hsin Chu       | Germany - Rosenheim   |
| Fax: 630-285-0075         | Tel: 86-24-2334-2829  | Tel: 886-3-577-8366     | Tel: 49-8031-354-560  |
| Dallas                    | China - Shenzhen      | Taiwan - Kaohsiung      | Israel - Ra'anana     |
| Addison, TX               | Tel: 86-755-8864-2200 | Tel: 886-7-213-7830     | Tel: 972-9-744-7705   |
| Tel: 972-818-7423         | China - Suzhou        | Taiwan - Taipei         | Italy - Milan         |
| Fax: 972-818-2924         | Tel: 86-186-6233-1526 | Tel: 886-2-2508-8600    | Tel: 39-0331-742611   |
| Detroit                   | China - Wuhan         | Thailand - Bangkok      | Fax: 39-0331-466781   |
| Novi, MI                  | Tel: 86-27-5980-5300  | Tel: 66-2-694-1351      | Italy - Padova        |
| Tel: 248-848-4000         | China - Xian          | Vietnam - Ho Chi Minh   | Tel: 39-049-7625286   |
| Houston, TX               | Tel: 86-29-8833-7252  | Tel: 84-28-5448-2100    | Netherlands - Drunen  |
| Tel: 281-894-5983         | China - Xiamen        |                         | Tel: 31-416-690399    |
| Indianapolis              | Tel: 86-592-2388138   |                         | Fax: 31-416-690340    |
| Noblesville, IN           | China - Zhuhai        |                         | Norway - Trondheim    |
| Tel: 317-773-8323         | Tel: 86-756-3210040   |                         | Tel: 47-7289-7561     |
| Fax: 317-773-5453         |                       |                         | Poland - Warsaw       |
| Tel: 317-536-2380         |                       |                         | Tel: 48-22-3325737    |
| Los Angeles               |                       |                         | Romania - Bucharest   |
| Mission Viejo, CA         |                       |                         | Tel: 40-21-407-87-50  |
| Tel: 949-462-9523         |                       |                         | Spain - Madrid        |
| Fax: 949-462-9608         |                       |                         | Tel: 34-91-708-08-90  |
| Tel: 951-273-7800         |                       |                         | Fax: 34-91-708-08-91  |
| Raleigh, NC               |                       |                         | Sweden - Gothenberg   |
| Tel: 919-844-7510         |                       |                         | Tel: 46-31-704-60-40  |
| New York, NY              |                       |                         | Sweden - Stockholm    |
| Tel: 631-435-6000         |                       |                         | Tel: 46-8-5090-4654   |
| San Jose, CA              |                       |                         | UK - Wokingham        |
| Tel: 408-735-9110         |                       |                         | Tel: 44-118-921-5800  |
| Tel: 408-436-4270         |                       |                         | Fax: 44-118-921-5820  |
| Canada - Toronto          |                       |                         |                       |
| Tel: 905-695-1980         |                       |                         |                       |
| Fax: 905-695-2078         |                       |                         |                       |