

## Yb2078 CSAFinals - Final Exam

Computing Systems Architecture (New York University)

Computer Systems Architecture Finals

Sudut Name: Yudhajit Bhalladayce

Email: yb2078@ myu. odu

N-number: N13109142

Solution 1

| nsty.    | Clk. Cycle | Frequicy |
|----------|------------|----------|
| A1() 000 | U          | 47.5     |
| Tups     | 2.4        | 5        |
| Branches | <b>8</b> 4 | 15       |
| Loads    | 3.5        | 10.5     |
|          | 2-8        | 100      |

Frequency = 
$$(39+56)$$
 = 47.5; Freq Brench  $(30/2)$  | 15  
Frequency =  $(7+3)/2$  = 5; Frequency =  $(44/2)$  = 22  
Frequency =  $(21/2)$  = 10.5

-- Aug. CP1:

SHALLE LEGISLAND + KARRELLAND & STAND

0.475 + (0.05 × 2.4) + (0.15 ×3) + (0.22 × 0 3.5) + (0.15 × 4)

) 0.475 + 0.12 + 0.77 + 0.294

Ans = 2.139

Solu Z(i)

the excubion fine has to be performed or two halves, namely, the fast phase (50%) & the man-fast phase (50%)

: Frost As is give in the problem

Fast non-unhanced = (10 V Non-Fast non-unhanced)

= 50% × 10 = 500%

Paperkraft

Relatin Exec. Time Execution Timerar-fast Speedupourcall= Execution Tim fast => 550 ½ 5.5 100% golu 2. 1. converted to fast mode: -Speedup overale & Speedup feist) - Speedup mon- feist (Speedupoverale X Speedup fait) - Speedup overcell)

This document is available free of charge on

It's stated that the Intel 15 is a dual crose procuror.

SO, N=2 is over care.

n = 40% or 0.4 (parallelized)

: Speedup = 
$$(1-0.4) + (0.4)$$
 =  $(1-0.4) + (0.4)$ 

Paperkraft

Solu. 3 ii. Now x = 0.99 (factor by which it's perallelized) (1-0.9a)+ (0.aa) 1.98 (4-0.4)+(0.4)- The first app- is running wing 80% of the resources. Speedup (2nd App) = (1-0) + (4/2) The second appears only 20% of the resources. Also, since it is running in serial, we

son thru is no parallelization.

Agai, we diall rivola Andahls Law:

(0.2 × Speedup (2nd App.)) + (0.8 × Speedup (12 App.))

- World & Wash + (0.64)

Solution 4 Ai

Pipelining increases instruction throughput,
thus increasin surproving the performance.
By a howing the capacity to exceede
multiple instructions a parallely, it ensures
that 'he dock period depends only on the
laboray of the slowest stage. If it were for
a mon-pipelinea case, the dependency would
be on all the stages, which would caused
both week

1 2 3 4 5 6 7 8 9 10 11

1 10 Ex Mem WB

The previous instruction:

[lw x7, 0(x8)]

6 the avoient instruction

[sw x7, 4(x8)]

shall trigger a load use
date hazard (The value not
being computed in medial time to

their g computed in medial time to

sw, and those is no avoiding

it using forwarding)

The cause for the load, hazard traggered triggeres, is that the 27 register is loaded in the instruction prior to the stall. This is also 99 minimum again the instruction has to wait while flee much again, during which the 27 register shall be available in the MEM / WB pipeline, have forwarded to

US!

|      | (  | 2  | 3   | 4        | 5     | 6  | . 7 | . 8  | q   | (0 | 11  |
|------|----|----|-----|----------|-------|----|-----|------|-----|----|-----|
| seq. | 1F | ID | 23  | M60      | wB    |    |     |      |     |    |     |
| w    |    | 16 | (0) | (-X      | mea   | wB |     |      |     |    |     |
| ub   |    |    | 16  | (1)      | (6.3) | EX | men | ωg   |     |    |     |
| dd   |    |    |     | 16       | હુર   | (D | EX  | mem  | WB  |    |     |
| W    |    |    |     | <b>C</b> | (3)   | 16 | 10  | EX   | men | WB |     |
| ub   |    |    |     |          | 1     | 16 | ID  | (03) | 6×  | mo | WB  |
| edd  |    |    |     |          |       |    | 16  | 100  | ID  | GX | men |

Load use data huzardi

50 motion 5 i)

the we aware that is can of direct mapping, each is memory block is mapped to a single block is cache.

The cer of more docker blocks hist

Pros

dodowns collidig to the same block.

when addrind from the main many

Peducer miss rate due to spatial locality

Larger blocks is indicate fewer was about the miss value in higher due to blocks inter-block accur.

Also takes a longer duration to fill a block

Ruer a use is spatial locality.

Eg. continuous accum
address seque is 1,2,3,4,5,6....

it block rige = 4, migs valu = 1/4

Although is can af lower block size miss

nother scond case:

Pro: Exploits temporal Cocality.

Due to multi-variable access; and

more blocks, all cold can be stoved the cache. Frew conflict

missed due to unique marpping

| Low. Court exploit expatrial locality.  Me continuou coverage accum miss  vate is higher nector competitioner  miss vate due to harge smalle back  sizo. |
|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| E. 1, 2, 34, 5, and repeat                                                                                                                               |
|                                                                                                                                                          |
|                                                                                                                                                          |
|                                                                                                                                                          |
|                                                                                                                                                          |
|                                                                                                                                                          |
|                                                                                                                                                          |
|                                                                                                                                                          |

| And I                      |                 |                                                              |
|----------------------------|-----------------|--------------------------------------------------------------|
| Alu ops                    | Clock Cycles    | Gregning (%)                                                 |
| Alu ops                    | 1               | 47.50                                                        |
| Louds                      | 8.5             | 22 %                                                         |
| Shres                      | 2.8             | 10.5                                                         |
| Brenchis                   | 4.0             | £ 15%.                                                       |
| Turple                     | 2.4             | 5%                                                           |
| brancher test              | Hu clock cycles | only he the                                                  |
| i Aug. CPI                 |                 |                                                              |
| 0.475 + (0.2<br>+ (2.4 X o | `               | 9.105<br>40 5) + ( 4.0 x x x x x x x x x x x x x x x x x x x |