SLOS058C - OCTOBER 1979 - REVISED DECEMBER 2002

- μA741 Operating Characteristics
- Low Supply-Current Drain . . . 0.6 mA Typ (per amplifier)
- Low Input Offset Voltage
- Low Input Offset Current
- Class AB Output Stage
- Input/Output Overload Protection
- Designed to Be Interchangeable With Industry Standard LM148, LM248, and LM348

### description/ordering information

The LM148, LM248, and LM348 are quadruple, independent, high-gain, internally compensated operational amplifiers designed to have operating characteristics similar to the  $\mu$ A741. These amplifiers exhibit low supply-current drain and input bias and offset currents that are much less than those of the  $\mu$ A741.



LM148 . . . FK PACKAGE (TOP VIEW)



NC - No internal connection

#### **ORDERING INFORMATION**

| TA             | V <sub>IO</sub> max<br>AT 25°C | PACK      | AGET         | ORDERABLE PART NUMBER | TOP-SIDE<br>MARKING |  |
|----------------|--------------------------------|-----------|--------------|-----------------------|---------------------|--|
| 0°C to 70°C    |                                | PDIP (N)  | Tube of 25   | LM348N                | LM348N              |  |
|                |                                | 0010 (D)  | Tube of 50   | LM348D                | 1.040.40            |  |
|                | 6 mV                           | SOIC (D)  | Reel of 2500 | LM348DR               | LM348               |  |
|                |                                | SOP (NS)  | Reel of 2000 | LM348NSR              | LM348               |  |
|                |                                | PDIP (N)  | Tube of 25   | LM248N                | LM248N              |  |
| −25°C to 85°C  | 6 mV                           | COIC (D)  | Tube of 50   | LM248D                | 1.840.40            |  |
|                |                                | SOIC (D)  | Reel of 2500 | LM248DR               | LM248               |  |
| 5500 1- 40500  | 5\/                            | CDIP (J)  | Tube of 25   | LM148J                | LM148J              |  |
| –55°C to 125°C | 5 mV                           | LCCC (FK) | Tube of 50   | LM148FK               | LM148FK             |  |

<sup>†</sup> Package drawings, standard packing quantities, thermal data, symboliztion, and PCB design guidelines are available at www.ti.com/sc/package.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



SLOS058C - OCTOBER 1979 - REVISED DECEMBER 2002

#### symbol (each amplifier)



### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Supply voltage, V <sub>CC+</sub> (see Note 1): LM148                              | 22 V        |
|-----------------------------------------------------------------------------------|-------------|
| LM248, LM348                                                                      |             |
| Supply voltage, V <sub>CC</sub> – (see Note 1): LM148                             |             |
| LM248, LM348                                                                      | –18 V       |
| Differential input voltage, V <sub>ID</sub> (see Note 2): LM148                   | 44 V        |
| LM248, LM348                                                                      | 36 V        |
| Input voltage, V <sub>I</sub> (either input, see Notes 1 and 3): LM148            | –22 V       |
| LM248, LM348                                                                      | –18 V       |
| Duration of output short circuit (see Note 4)                                     | . Unlimited |
| Operating virtual junction temperature, T <sub>J</sub>                            | 150°C       |
| Package thermal impedance, $\theta_{JA}$ (see Notes 5 and 6): D package           | 86°C/W      |
| N package                                                                         | 80°C/W      |
| NS package                                                                        | 76°C/W      |
| Package thermal impedance, θ <sub>JC</sub> (see Notes 7 and 8): FK package        | 5.61°C/W    |
| J package                                                                         | 15.05°C/W   |
| Case temperature for 60 seconds: FK package                                       | 260°C       |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds: J package           |             |
| Lead temperature 1,6 mm (1/16 inch) from case for 60 seconds: D, N, or NS package |             |
| Storage temperature range, T <sub>stg</sub> –65°                                  | C to 150°C  |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- NOTES: 1. All voltage values, unless otherwise noted, are with respect to the midpoint between V<sub>CC+</sub> and V<sub>CC-</sub>.
  - 2. Differential voltages are at IN+ with respect to IN-.
  - 3. The magnitude of the input voltage must never exceed the magnitude of the supply voltage or the value specified in the table, whichever is less.
  - 4. The output may be shorted to ground or either power supply. Temperature and/or supply voltages must be limited to ensure that the dissipation rating is not exceeded.
  - Maximum power dissipation is a function of T<sub>J</sub>(max), θ<sub>JA</sub>, and T<sub>A</sub>. The maximum allowable power dissipation at any allowable ambient temperautre is P<sub>D</sub> = (T<sub>J</sub>(max) T<sub>A</sub>)/θ<sub>JA</sub>. Operating at the absolute maximum T<sub>J</sub> of 150°C can affect reliability.
  - 6. The package thermal impedance is calculated in accordance with JESD 51-7.
  - Maximum power dissipation is a function of T<sub>J</sub>(max), θ<sub>JC</sub>, and T<sub>C</sub>. The maximum allowable power dissipation at any allowable ambient temperautre is P<sub>D</sub> = (T<sub>J</sub>(max) T<sub>C</sub>)/θ<sub>JC</sub>. Operating at the absolute maximum T<sub>J</sub> of 150°C can affect reliability.
  - 8. The package thermal impedance is calculated in accordance with MIL-STD-883.

#### recommended operating conditions

|                                   | MIN | MAX | UNIT |
|-----------------------------------|-----|-----|------|
| Supply voltage, V <sub>CC+</sub>  | 4   | 18  | V    |
| Supply voltage, V <sub>CC</sub> – | -4  | -18 | V    |



# electrical characteristics at specified free-air temperature, $V_{\text{CC}\pm}$ = $\pm 15$ V (unless otherwise noted)

|                                         | PARAMETER                         | TEST CONDITIO                                       | LM148      |     |     | LM248 |     |     | LM348 |     |     |     |           |
|-----------------------------------------|-----------------------------------|-----------------------------------------------------|------------|-----|-----|-------|-----|-----|-------|-----|-----|-----|-----------|
|                                         | PARAMETER                         | TEST CONDITIO                                       | יכאל       | MIN | TYP | MAX   | MIN | TYP | MAX   | MIN | TYP | MAX | UNIT      |
| \/                                      | long to effect voltage            | \/- 0                                               | 25°C       |     | 1   | 5     |     | 1   | 6     |     | 1   | 6   | mV        |
| VIO                                     | Input offset voltage              | V <sub>O</sub> = 0                                  | Full range |     |     | 6     |     |     | 7.5   |     |     | 7.5 | mv        |
| lio.                                    | Input offset current              | V <sub>O</sub> = 0                                  | 25°C       |     | 4   | 25    |     | 4   | 50    |     | 4   | 50  | nA        |
| IIO                                     | input onset current               | V() = 0                                             | Full range |     |     | 75    |     |     | 125   |     |     | 100 | IIA       |
| lin                                     | Input bias current                | V <sub>O</sub> = 0                                  | 25°C       |     | 30  | 100   |     | 30  | 200   |     | 30  | 200 | nA        |
| IB                                      | input bias current                | VO = 0                                              | Full range |     |     | 325   |     |     | 500   |     |     | 400 | ПА        |
| VICR                                    | Common-mode input voltage range   |                                                     | Full range | ±12 |     |       | ±12 |     |       | ±12 |     |     | V         |
|                                         |                                   | $R_L = 10 \text{ k}\Omega$                          | 25°C       | ±12 | ±13 |       | ±12 | ±13 |       | ±12 | ±13 |     |           |
| Vov                                     | Maximum peak output voltage swing | $R_L \ge 10 \text{ k}\Omega$                        | Full range | ±12 |     |       | ±12 |     |       | ±12 |     |     | V         |
| VOM                                     |                                   | $R_L = 2 k\Omega$                                   | 25°C       | ±10 | ±12 |       | ±10 | ±12 |       | ±10 | ±12 |     |           |
|                                         |                                   | $R_L \ge 2 k\Omega$                                 | Full range | ±10 |     |       | ±10 |     |       | ±10 |     |     |           |
| Λ. σ                                    | Large-signal differential voltage | $V_0 = \pm 10 \text{ V},$                           | 25°C       | 50  | 160 |       | 25  | 160 |       | 25  | 160 |     | V/mV      |
| $A_{VD}$                                | amplification                     | $R_L = \ge 2 k\Omega$                               | Full range | 25  |     |       | 15  |     |       | 15  |     |     | V/IIIV    |
| rį                                      | Input resistance‡                 |                                                     | 25°C       | 0.8 | 2.5 |       | 0.8 | 2.5 |       | 0.8 | 2.5 |     | $M\Omega$ |
| B <sub>1</sub>                          | Unity-gain bandwidth              | A <sub>VD</sub> = 1                                 | 25°C       |     | 1   |       |     | 1   |       |     | 1   |     | MHz       |
| φm                                      | Phase margin                      | $A_{VD} = 1$                                        | 25°C       |     | 60° |       |     | 60° |       |     | 60° |     |           |
| CMRR                                    | Common-mode rejection ratio       | V <sub>IC</sub> = V <sub>ICR</sub> min,             | 25°C       | 70  | 90  |       | 70  | 90  |       | 70  | 90  |     | dB        |
| CIVIKK                                  | Common-mode rejection ratio       | VO = 0                                              | Full range | 70  |     |       | 70  |     |       | 70  |     |     | иБ        |
| kovo                                    | Supply-voltage rejection ratio    | $V_{CC\pm} = \pm 9 \text{ V to } \pm 15 \text{ V},$ | 25°C       | 77  | 96  |       | 77  | 96  |       | 77  | 96  |     | dB        |
| ksvr $(\Delta V_{CC\pm}/\Delta V_{IO})$ |                                   | VO = 0                                              | Full range | 77  |     |       | 77  |     |       | 77  |     |     | иь        |
| los                                     | Short-circuit output current      |                                                     | 25°C       |     | ±25 |       |     | ±25 |       |     | ±25 |     | mA        |
| Icc                                     | Supply current (four amplifiers)  | No load $V_O = 0$<br>$V_O = V_{OM}$                 | 25°C       |     | 2.4 | 3.6   |     | 2.4 | 4.5   |     | 2.4 | 4.5 | mA        |
| V <sub>O1</sub> /V <sub>O2</sub>        | Crosstalk attenuation             | f = 1 Hz to 20 kHz                                  | 25°C       |     | 120 |       |     | 120 |       |     | 120 |     | dB        |
| 0.02                                    |                                   | 1                                                   | I          | L   |     |       |     |     |       |     |     |     |           |

<sup>†</sup>All characteristics are measured under open-loop conditions with zero common-mode input voltage, unless otherwise specified. Full range for T<sub>A</sub> is -55°C to 125°C for LM148,  $-25^{\circ}$ C to 85°C for LM248, and 0°C to 70°C for LM348. ‡ This parameter is not production tested.

LM148, LM248, LM348 QUADRUPLE OPERATIONAL AMPLIFIERS

SLOS058C - OCTOBER 1979 - REVISED FEBRUARY 2002

# operating characteristics, $V_{CC\pm}$ = $\pm 15$ V, $T_A$ = $25^{\circ}C$

|    | PARAMETER               | Т                   | EST CONDITIO     | MIN          | TYP | MAX | UNIT |      |
|----|-------------------------|---------------------|------------------|--------------|-----|-----|------|------|
| SR | Slew rate at unity gain | $R_L = 2 k\Omega$ , | $C_L = 100 pF$ , | See Figure 1 |     | 0.5 |      | V/μs |

### PARAMETER MEASUREMENT INFORMATION



Figure 1. Unity-Gain Amplifier



Figure 2. Inverting Amplifier





24-Aug-2018

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|----------------------|---------|
| LM148FKB         | ACTIVE | LCCC         | FK                 | 20   | 1              | TBD                        | POST-PLATE       | N / A for Pkg Type | -55 to 125   | LM148FKB             | Samples |
| LM148J           | ACTIVE | CDIP         | J                  | 14   | 1              | TBD                        | A42              | N / A for Pkg Type | -55 to 125   | LM148J               | Samples |
| LM148JB          | ACTIVE | CDIP         | J                  | 14   | 1              | TBD                        | A42              | N / A for Pkg Type | -55 to 125   | LM148JB              | Samples |
| LM248D           | ACTIVE | SOIC         | D                  | 14   | 50             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -25 to 85    | LM248                | Samples |
| LM248DR          | ACTIVE | SOIC         | D                  | 14   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -25 to 85    | LM248                | Samples |
| LM248N           | ACTIVE | PDIP         | N                  | 14   | 25             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | N / A for Pkg Type | -25 to 85    | LM248N               | Samples |
| LM348D           | ACTIVE | SOIC         | D                  | 14   | 50             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | LM348                | Samples |
| LM348DG4         | ACTIVE | SOIC         | D                  | 14   | 50             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | LM348                | Samples |
| LM348DR          | ACTIVE | SOIC         | D                  | 14   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | LM348                | Samples |
| LM348DRE4        | ACTIVE | SOIC         | D                  | 14   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | LM348                | Samples |
| LM348DRG4        | ACTIVE | SOIC         | D                  | 14   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | LM348                | Samples |
| LM348N           | ACTIVE | PDIP         | N                  | 14   | 25             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | N / A for Pkg Type | 0 to 70      | LM348N               | Samples |
| LM348NSR         | ACTIVE | SO           | NS                 | 14   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | LM348                | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.



### PACKAGE OPTION ADDENDUM

24-Aug-2018

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

### PACKAGE MATERIALS INFORMATION

www.ti.com 28-Aug-2019

### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| All ullilerisions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-------------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| LM248DR                       | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| LM348DR                       | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| LM348DR                       | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| LM348NSR                      | SO              | NS                 | 14 | 2000 | 330.0                    | 16.4                     | 8.45       | 10.55      | 2.5        | 12.0       | 16.2      | Q1               |

www.ti.com 28-Aug-2019



\*All dimensions are nominal

| 7 til dilliciololis di | o mominai |              |                 |      |      |             |            |             |
|------------------------|-----------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                 | •         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| LM248                  | R         | SOIC         | D               | 14   | 2500 | 367.0       | 367.0      | 38.0        |
| LM348                  | R         | SOIC         | D               | 14   | 2500 | 367.0       | 367.0      | 38.0        |
| LM348E                 | R         | SOIC         | D               | 14   | 2500 | 333.2       | 345.9      | 28.6        |
| LM348N                 | SR        | SO           | NS              | 14   | 2000 | 367.0       | 367.0      | 38.0        |

# FK (S-CQCC-N\*\*)

### LEADLESS CERAMIC CHIP CARRIER

28 TERMINAL SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a metal lid.
- D. Falls within JEDEC MS-004



### **MECHANICAL DATA**

### NS (R-PDSO-G\*\*)

# 14-PINS SHOWN

### PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



CERAMIC DUAL IN LINE PACKAGE



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4040083-5/G





CERAMIC DUAL IN LINE PACKAGE



- 1. All controlling linear dimensions are in inches. Dimensions in brackets are in millimeters. Any dimension in brackets or parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This package is hermitically sealed with a ceramic lid using glass frit.
- His package is remitted by sealed with a ceramic its using glass mit.
   Index point is provided on cap for terminal identification only and on press ceramic glass frit seal only.
   Falls within MIL-STD-1835 and GDIP1-T14.



CERAMIC DUAL IN LINE PACKAGE



## D (R-PDSO-G14)

### PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AB.



# D (R-PDSO-G14)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



## N (R-PDIP-T\*\*)

### PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2019, Texas Instruments Incorporated