# Università degli Studi di Padova Dipartimento di Fisica e Astronomia "Galileo Galilei" Master degree in Physics of Data

COURSE: MANAGEMENT AND ANALYSIS OF PHYSICS DATASETS, MODULE A

# Implementation of a FIR filter to process signals from a PMOD audio in VHDL

GITHUB REPO: HTTPS://GITHUB.COM/AIDINATTAR/PMOD-FIR-FILTER-VHDL

Agosti Luca<sup>1</sup>, Attar Aidin<sup>1</sup>, Baci Ema<sup>1</sup>, and Coppi Alberto<sup>1</sup>

<sup>1</sup>Dipartimento di Fisica e Astronomia "Galileo Galilei", Università degli Studi di Padova

February 21, 2022

# **Abstract**

The goal of this lab project is the implementation of a simple FIR-filter on a FPGA and its employment in an audio system obtained using a PMOD I2S2. Our task is to write down the VHDL source code that will be synthetized and implemented in the hardware.

The top entity implemented is shown in Fig. 1. The filter block communicates with both the PC and the PMOD. Input data, digitized by the PMOD, are retrieved through a I2S receiver, filtered, and then sent back through a I2S transmitter; filtered data are also sent through a UART transmitter to the PC.



Figure 1: Scheme of communication between all the components of this project.

#### **Keywords**

VHDL, FPGA, FIR filter, PMOD

# 1 Introduction

# 1.1 PMOD I2S2

Inter-IC Sound  $(I^2S)$ , is an electrical serial bus interface standard used for connecting digital audio devices together. The I2S bus separates clock and serial data signals, resulting in simpler receivers than those required for asynchronous communications systems that need to recover the clock from the data stream. A picture of I2S PMOD is shown in Figure 2. This module is equipped with an ADC, which digitizes the analog signal and sends it to the I2S transmitter, and a DAC, which

takes the digital signals coming from the I2S receiver and converts them to analog signals.



Figure 2: Digilent I2S PMOD

In our project, input data, *i.e.* an audio stream, coming from the PMOD ADC are split into left and right channels and sent to two FIR filters, one for each channel. Then, each filter performs a different type of filtering, *i.e.* low-pass or high-pass, and finally filtered data are sent back to the PMOD DAC, thus obtaining a filtered analog audio stream with audible differences between the two channels.

# 1.2 FIR filter

The Finite Impulse Response (FIR) filter is characterized by an impulse response of finite duration. Given an input sequence of N data samples  $\{x_i\}_{i=1,\dots,N}$ , the output of a k-th order FIR filter  $\{y_i\}_{i=1,\dots,N}$  is given by:

$$y[n] = b_0 x[n] + b_1 x[n-1] + \dots + b_{k-1} x[n-k+1] = \sum_{i=0}^{k-1} b_i \cdot x[n-i]$$
(1)

The coefficients  $b_i$  represent the impulse response at the  $i^{th}$  instant and characterize the behaviour of the filter. The typical structure of the filter is schematized in Fig. 3.

We chose to implement two  $15^{th}$  order FIR filter, one high-pass and the other low-pass, both with cutoff frequency of  $1\,\mathrm{kHz}$ . In order to compute the corresponding filter coefficients, we use the firwin method of the <code>scipy.signal</code> library. It takes in input the number of coefficients, the cutoff frequency, the sampling frequency of the signal and the filter type.

1.2 FIR filter 1 INTRODUCTION



Figure 3:  $N^{th}$  order FIR filter.

The obtained coefficients for the low-pass filter are:

| $b_0$    | $b_1$    | $b_2$    | $b_3$    | $b_4$    |
|----------|----------|----------|----------|----------|
| 0.009    | 0.015    | 0.031    | 0.056    | 0.084    |
| $b_5$    | $b_6$    | $b_7$    | $b_8$    | $b_9$    |
| 0.110    | 0.128    | 0.135    | 0.128    | 0.110    |
| $b_{10}$ | $b_{11}$ | $b_{12}$ | $b_{13}$ | $b_{14}$ |
| 0.084    | 0.056    | 0.031    | 0.015    | 0.009    |

Table 1: Values of low-pass coefficients

Note that coefficients are symmetric and they sum up to one.

Instead, for the high-pass filter:

| $b_0$    | $b_1$    | $b_2$    | $b_3$    | $b_4$    |
|----------|----------|----------|----------|----------|
| -0.003   | -0.005   | -0.011   | -0.018   | -0.028   |
| $b_5$    | $b_6$    | $b_7$    | $b_8$    | $b_9$    |
| -0.037   | -0.043   | 0.95     | -0.043   | -0.037   |
| $b_{10}$ | $b_{11}$ | $b_{12}$ | $b_{13}$ | $b_{14}$ |
| -0.028   | -0.018   | -0.011   | -0.005   | -0.003   |

Table 2: Values of high-pass coefficients

We note that in this case the coefficients are not normalized to 1, but still symmetric.

The values of the coefficients are also represented in Figure 4, one can see how, while for the low-pass FIR filter we do a sort of weighted rolling average of the 15 points window which kills high frequencies, the high-pass focuses mostly on the central value allowing the selection of high frequencies only.



Figure 4: Coefficients of the two filters.

Then, using the freqz function of the scipy.signal package, we calculated the response in frequency domain. Results with amplitude and phase as functions of the frequency are reported in Fig. 5 and Fig. 7.

Looking at the gain trend, one can recognize the typical lowpass (5) and high-pass (7) behaviours. Note that using only 15 taps the bandwidth seems to be wider than the one expected knowing the cutoff frequency. Adding more and more taps the filter behaviour starts to resemble the ideal behaviour, as we can see in Figure 6 and in Figure 8 obtained setting the number of taps respectively 150 (for the low-pass) and 151 (for the highpass, in this case we cannot have even number of taps).



Figure 5: Frequency response of a low pass FIR filter.



Figure 6: Frequency response of a low pass FIR filter with 150 taps.



Figure 7: Frequency response of a high pass FIR filter.



Figure 8: Frequency response of a high pass FIR filter with 151 taps.

As expected the phase response is linear given the nature of the FIR filter (note the logarithmic scale on the frequency axis). This means that each frequency is shifted in time such that the result is an overall delay of the signal. From the theory we know that the overall delay is linked to the number of taps by the relation:

$$delay = \frac{N_{taps} - 1}{2f_{sampling}}$$

#### **1.3 UART**

To make the filter able to communicate with a serial port we connected it to a Full Universal Asynchronous Receiver-Transmitter (UART) machine: this is composed by a receiver module and a transmitter module whose composition is depicted in Fig. 9.



Figure 9: Scheme of UART transmitter

Originally data are transmitted with a baudrate of 115200 symbols per second, one bit per time, which is the 8-bit representation of an integer number in the range [0, 255]. In our project we use only the transmitter in order to send filtered data to the PC for further analysis. Moreover we modified the frequency of the baudrate in order to avoid data loss. The I2S transceiver provides data for left and right channels with a frequency of  $f_d=44.1\,\mathrm{kHz}$ . We chose to send 8 bits for each channel (we take the 8 MSB for each 24-bit data). Thus, as we spend 3 more baudrate clock cycles in order to change state of the UART, we need the frequency of the baudrate to be  $f_b>2\cdot11\cdot f_d=970.2\,\mathrm{kHz}$ . So, given in input a clock of  $f_c=11.29\,\mathrm{MHz}$  the baudrate divisor must be  $d=\frac{f_c}{f_b}\leq11$ .

# 2 Data format and precision

The width of the data that can be received and transmitted by the PMOD is 24 bits. However the arithmetical operations performed by the FIR filter lead to an increase in the data size.

Indeed, when considering two binary numbers A1, A2 represented by N1, N2 bits:

- A1 + A2 is represented by  $\max\{N1, N2\} + 1$  bits,
- $A1 \cdot A2$  is represented by N1 + N2 bits.

Since we are processing our 24-bits input data with a 15 taps FIR-filter, the output will be 37 bits long, considering sums of

couples for each step. As we need to send it back to the PMOD, 7 signal r\_coeff: t\_coeff: = (to\_signed(coeff1, 8), we recast it into a 24-bits representation.

In order to simplify arithmetic operations in the FPGA, only integer numbers are used. Since the FIR-filter coefficients are clearly float, we need to scale them up in order to represent them as integers.

8), to\_signed(coeff1, 8), to\_signed(

Considering that the coefficients values are always less than 1, to retrieve 8-bits signed integers, we scale-up the coefficients of a factor  $Q=2^7$ . This will allow us to perform calculations with integer only numbers taking care of truncating the 7 Least Significant Bits of the output number, being its fractional part. The values actually used by the VHDL code, are obtained through an approximation leading eventually to get a number that may differ of  $0.5 \cdot 2^{-7}$  from the expected one.

On the other hand, since the UART protocol can deal with only 8-bits values, in order to send data to the PC we need to do a further recast, taking only the first 8 Most Significant Bits (MSB) and eventually multiply the results by the constant value of  $2^{16}$ .

# 3 VHDL Implementation

Here the VHDL code used for the project is shown.

#### 3.1 FIR filter

```
library ieee;
2 use ieee.std_logic_1164.all;
3 use ieee.numeric_std.all;
5 entity fir_filter is
6 generic (
      d_width : integer;
      shift
              : integer;
      coeffl
               : integer;
      coeff2
10
              : integer;
      coeff3
11
               : integer;
      coeff4
               : integer;
12
      coeff5
               : integer;
13
      coeff6
      coeff7
               : integer;
               : integer;
16
      coeff8
      coeff9
17
               : integer;
      coeff10
              : integer;
18
                 integer:
      coeff12 : integer;
20
21
      coeff13
22
      coeff14 : integer;
23
      coeff15 : integer);
24 port (
     clk
                  : in std logic;
25
      i_data
                  : in std_logic_vector( d_width-1 downto 0);
27
      o_data
                  : out std_logic_vector( d_width-1 downto 0))
28
29 end fir filter:
```

The input signals of the FIR-filter entity are the clock, the reset, the input data, the width of the data in bits, the shift (to make the coefficients integers) and the coefficients. We decided to define the coefficients in the generic map in order to allow different filters for the two channels.

```
7 signal r_coeff: t_coeff := (to_signed(coeff1 , 8),
    to_signed(coeff2 , 8), to_signed(coeff3 , 8), to_signed
    (coeff4 , 8), to_signed(coeff5 , 8), to_signed(coeff6 ,
      8), to_signed(coeff7 , 8), to_signed(coeff8 , 8),
      to_signed(coeff9 , 8), to_signed(coeff10, 8), to_signed
      (coeff11, 8), to_signed(coeff12, 8), to_signed(coeff13,
      8), to_signed(coeff14, 8), to_signed(coeff15, 8));
8 signal p_data : t_data_pipe;
9 signal r_mult : t_mult;
10 signal r_add_st1 : signed(13+d_width downto 0);
```

Here the needed signals and custom types are defined,  $r\_coeff$  is an array containing the coefficients for the FIR filter, converted to signed, since for the high-pass FIR filter we have both positive and negative coefficients and data coming from the PMOD are represented as signed. The other signals are used to store the results of sums and multiplications.

The filtering method is then implemented using several processes in which sums and multiplications are performed:

```
p_input : process (rst,clk)
 2 begin
    if(rst='1') then
      p_data <= (others=>(others=>'0'));
    elsif(rising_edge(clk)) then
      p_data <= signed(i_data)&p_data(0 to p_data'length-2);</pre>
 8 end process p_input;
10 p_mult : process (rst,clk)
11 begin
    if(rst='1') then
12
13
      r mult
                      <= (others=>(others=>'0'));
    elsif(rising_edge(clk)) then
      for k in 0 to p_data'length-1 loop
15
16
        r mult(k)
                            <= p_data(k) * r_coeff(k);
17
      end loop;
    end if:
18
19 end process p_mult;
21 p_add_st1 : process (rst,clk)
22 begin
23 if(rst='1') then
      r add st1
                      <= (others=>'0');
24
    elsif(rising_edge(clk)) then
25
      r_add_st1 <= resize(r_mult(0),r_add_st1'length) +
       \verb"resize(r_mult(1),r_add_st1'length) + \verb"resize(r_mult(2),"
       r_add_st1'length) + resize(r_mult(3),r_add_st1'length)
+ resize(r_mult(4),r_add_st1'length) + resize(r_mult(5),r_add_st1'length) + resize(r_mult(6),r_add_st1'length)
          resize(r_mult(7),r_add_st1'length) + resize(r_mult
        (8), r_add_st1'length) + resize(r_mult(9), r_add_st1'
        length) + resize(r_mult(10),r_add_st1'length) +
        r_mult(11),r_add_st1'length) + resize(r_mult(12),
       r_add_st1'length) + resize(r_mult(13),r_add_st1'length)
         + resize(r_mult(14),r_add_st1'length);
    end if:
27
28 end process p_add_st1;
30 p_output : process (rst,clk)
31 begin
32 if(rst='1') then
                  <= (others=>'0');
33
      o data
    elsif(rising_edge(clk)) then
  o_data <= std_logic_vector(r_add_st1(shift+23))</pre>
       downto shift));
    end if;
37 end process p_output;
38 end rtl;
```

We used several processes in order to perform multiple operations at each clock, such as products between the coefficients and the input data, sums between the weighted signals and the final output.

#### 3.2 I2S tranceiver

Regarding the I2S module, the code used was taken from [1] and will not be reported in details, but just the key points of it will be described.

.3 Top level module 3 VHDL IMPLEMENTATION

The code uses three clocks: the master clock, the serial clock and the word select. The first is used to derive the others and to give rhythm to the operations performed by the I2S. The second, which is 4 times slower then the first one, is used to transmit and receive data on the I2S serial bus. Finally the word 9 select is 64 times slower than the serial clock and is used to select the channel whose data we want to send or receive and to 11 give rhythm to data, such that we are capable to transmit and 12 receive data from each channel at this frequency. The factor 64 14 is due to the need of transmitting 48 bits of data on the serial 15 bus (24 for each channel).

| $f_m$     | $f_s$                 | $f_{ws}$   |
|-----------|-----------------------|------------|
| 11.29 MHz | $2822.5~\mathrm{KHz}$ | 44.102 KHz |

Table 3: Frequency of each clock

Beside this, the module takes data digitized through the PMOD, sends them to the FPGA and, after the FIR filter module has filtered them, sends them back to the PMOD, which will convert them again to analogical signal.



Figure 10: Scheme of communication between the FPGA and the 21 PMOD through the I2S protocol.

#### 3.3 Top level module

```
I ENTITY top IS
      GENERIC (
           shift
                     : INTEGER := 7;
           d_width : INTEGER := 24);
      PORT (
           CLK100MHZ
                              IN
                                   STD LOGIC:
                                   STD LOGIC;
                              IN
           reset n
                           :
           rst_l
                                   STD LOGIC:
                                   STD_LOGIC;
           rst_r
                              IN
           rst_uart
                              IN
                                   STD_LOGIC;
                              OUT STD_LOGIC_VECTOR(1 DOWNTO 0);
OUT STD_LOGIC_VECTOR(1 DOWNTO 0);
11
           mclk
12
           sclk
                              OUT STD LOGIC VECTOR(1 DOWNTO 0);
13
           WS
                              IN
                                   STD LOGIC:
14
           sd rx
15
           sd tx
                                   STD LOGIC;
                              OUT STD_LOGIC);
           uart_rxd_out :
16
17 END top;
```

The input signals of the top module are the system clock, the 46 rst : in reset for I2S module, two resets for each FIR filter, one for the UART, and the serial data transmitted by the I2S PMOD. 48 O\_\_data : out O\_\_); the outputs are the three clocks (useful for integration of this project into another one) and the serial data (to be transmitted to the PMOD) of the I2S module, and the UART transmitter to the PMOD of the I2S module, and the UART transmitter soutput serial data to be sent to the PC.

```
1 ARCHITECTURE rtl OF top IS
2    SIGNAL master_clk : STD_LOGIC;
3    SIGNAL serial_clk : STD_LOGIC := '0';
4    SIGNAL word_select : STD_LOGIC := '0';
5    SIGNAL n_word_select : STD_LOGIC := '0';
```

```
SIGNAL 1 data rx
                             : STD LOGIC VECTOR(d width-1
      DOWNTO 0);
     SIGNAL r_data_rx
                               STD_LOGIC_VECTOR(d_width-1
      DOWNTO 0);
     SIGNAL l_data_tx
                               STD LOGIC VECTOR(d width-1
      DOWNTO 0);
     SIGNAL r_data_tx
                               STD LOGIC VECTOR(d width-1
      DOWNTO 0);
     SIGNAL data_tx_uart
                               STD LOGIC VECTOR (7 DOWNTO 0);
     SIGNAL uart tx
                               STD LOGIC:
     SIGNAL data_valid
                               STD_LOGIC := '1';
     SIGNAL busy
                               STD_LOGIC;
     TYPE state_t IS (idle_1, left, prebusy_1, checkbusy_1,
18
                       idle_r, right, prebusy_r, checkbusy_r)
     SIGNAL state : state_t := idle_l;
19
```

Here the needed signals and custom types are defined. We defined the state signal which will be used in the state machine explained in Section 3.3.1.

```
COMPONENT clk_wiz_0 IS
      PORT (
          clk_in1
                           IN STD LOGIC := '0';
          clk out1
                           OUT STD LOGIC):
5 END COMPONENT;
 COMPONENT i2s transceiver IS
      GENERIC (
          mclk sclk_ratio :
                               INTEGER := 4;
10
          sclk_ws_ratio
                               INTEGER := 64;
                               INTEGER := 24);
11
          d width
      PORT (
12
13
          reset_n
                           IN
                                 STD_LOGIC;
14
          mclk
                           IN
                                STD_LOGIC;
                                STD_LOGIC;
          sclk
                           OUT
15
16
          WS
                           OUT
                                STD LOGIC:
17
          sd tx
                           OUT
                                STD LOGIC;
                                 STD_LOGIC;
18
          sd_rx
                           IN
19
          l_data_tx
                           IN
                                STD LOGIC VECTOR(d width-1
       DOWNTO 0);
          r_data_tx
                           IN
                                STD_LOGIC_VECTOR(d_width-1
       DOWNTO 0);
          1 data rx
                           OUT
                                STD LOGIC VECTOR (d width-1
       DOWNTO 0);
          r_data_rx
                                STD_LOGIC_VECTOR(d_width-1
       DOWNTO 0));
23 END COMPONENT:
24
25 COMPONENT fir filter IS
      GENERIC (
26
          d_width
27
                    : integer := 24;
28
          shift
                     : integer :=
29
          coeff1
                      integer;
30
          coeff2
                      integer;
31
          coeff3
                     : integer:
          coeff4
32
                      integer;
          coeff5
                     : integer;
33
          coeff6
                     : integer;
          coeff7
                      integer;
36
          coeff8
                      integer;
37
          coeff9
                     : integer;
38
          coeff10
                     : integer;
          coeff11
39
                      integer;
                      integer;
40
          coeff12
41
          coeff13
                      integer;
42
          coeff14
                      integer;
43
          coeff15
                     : integer);
      PORT (
44
          clk
                       : in std logic;
          rst
                       : in
                             std_logic;
          i_data
                             std_logic_vector( d_width-1 downto
        0);
          o data
                       : out std_logic_vector( d_width-1 downto
        0));
51 COMPONENT uart_transmitter IS
     PORT (
                             std_logic;
53
        clock
                       : in
54
        data to send : in std logic vector (7 downto 0);
                      : in std logic;
55
        data valid
                       : out std_logic;
56
        busy
                       : out std_logic);
57
58 END COMPONENT uart transmitter;
```

Here the components are defined: we used  $clk_wiz_0$  which is a buffer for the system clock, giving a clock with  $f=11.29\,\mathrm{MHz}$ , i2s\_tranceiver which inputs and outputs the serial data from each of the two channels, fir\_filter which filters the data according to the coefficients passed and uart\_transmitter which sends the data to the PC.

#### 3.3.1 State Machine

Since we get data from two channels but the UART can only be one, due to the limitations in physical ports, we need to send all the data through a single serial port. Thus, we use a state machine, described in the following, to alternate data from the two channels.

```
rp_uart_transmitter : process (master_clk, busy)
2 begin
      if rst_uart = '1' then
          data_valid <= '0';
          state <= idle 1:
      elsif rising_edge(master_clk) then
6
          case state is
               when idle_l =>
                   if ws(0) = '1' then
                        state <= left;
10
                        data_valid <= '1';
11
                   end if;
12
               when left =>
13
                   data tx uart <= std logic vector(1 data tx
       (23 downto 16));
                   state <= prebusy_1;</pre>
15
               when prebusy_1 =>
16
17
                   state <= checkbusy 1;
               when checkbusy_1 =>
   if busy = '0' then
18
                        state <= idle_r;
                   end if;
21
                   data_valid <= '0';
22
23
               when idle r =>
                   if ws(0) = '0' then
24
                        state <= right;
                        data_valid <= '1';
27
                   end if;
28
               when right =>
29
                  data_tx_uart <= std_logic_vector(r_data_tx
       (23 downto 16));
                   state <= prebusy_r;
               when prebusy_r =>
                   state <= checkbusy_r;
               when checkbusy_r =>
   if busy = '0' then
33
34
35
                       state <= idle_l;
                   end if;
36
                   data_valid <= '0';
      end if:
40 end process p_uart_transmitter;
```

Basically, the state machine works as follows:

- if the reset button is pressed data\_valid is set to zero in order to make UART not sending anything. This ensures that the UART data sending starts always with the left channel. In this way we removed the ambiguity of the channel whose data are sent first when we start listening on the UART bus;
- at each rising edge of the master\_clk it begins a succession of states: since the value of ws (0) represents the channel whose data are being retrieved, we check if we are in the left channel and so we give to the variable data\_tx\_uart the value coming from the left channel, such that at the next clock the data sent will be the one of the left channel:
- the next states are prebusy and checkbusy. In prebusy we wait one clock for timing reasons and then

in checkbusy we wait until the data is completely sent, so that we continue to the following states only if the UART is free to transmit another data;

• the same operations are repeated for the right channel.

### 4 Vivado simulation

Before testing our code on the FPGA, we built a testbench of the top structure that reads an input signal from file and gives it back after the filtering thanks to the transmitter.

Here we present the principal processes involved:

```
ruut : top port map( CLK100MHZ => s_clk, reset_n => s_rst,
        rst_r => s_rst_r, rst_l => s_rst_l, sd_rx => s_sd_rx,
sd_tx => s_sd_tx, mclk => s_mclk, sclk => s_sclk, ws =>
         s_ws, uart_rxd_out => s_uart_rxd_out );
 3 p_clk : process is
 4 begin
      s_clk <= '1'; wait for 5 ns;
s_clk <= '0'; wait for 5 ns;
 7 end process p_clk;
 9 p_rst : process is
10 begin
       s_rst <= '1'; wait for 10 ns;
11
       s_rst <= '0'; wait;
12
13 end process p rst;
16 begin
      s_rst_1 <= '1'; wait for 10 ns;
17
       s_rst_1 <= '0'; wait;
18
19 end process p_rst_l;
20
21 p_rst_r : process is
22 begin
      s_rst_r <= '1'; wait for 10 ns;
s_rst_r <= '0'; wait;
23
24
25 end process p_rst_r;
27 p_sd_rx : process is
28 variable v_LINE : line;
29 variable i_data : integer;
30 begin
       file_open(file_VECTORS, "/home/aidin/CrucialSSD/
31
        University/Management_and_Analysis_of_Physics_Datasets/Laboratory/input.txt", read_mode);
32
       wait until rising_edge(s_clk);
       data : while not endfile(file_VECTORS) loop
33
           readline(FILE_VECTORS, v_LINE);
34
            read(v_LINE, i_data);
if i_data = 1 then
35
36
                 s sd rx <= '1'; wait for 5 ns;
39
                 s_sd_rx <= '0'; wait for 5 ns;
40
            end if:
       end loop data;
41
42 end process p_sd_rx;
```

We defined different processes, representing each input signal.

The outcome of the simulation is reported in Figure 11.



Figure 11: Simulation of the whole configuration.

Thanks to the simulation we were able to synchronize all the different components of the project, avoiding potential bugs.

# 5 Results

In order to quantify the results obtained, we tested the configuration using severe audio tracks and downloaded the data sent by the UART module trough a python script:

```
with serial.Serial('/dev/ttyUSB1',baudrate=1026364) as ser:
    d = ser.read(12000000)

d out_1 = np.array(list(d[0:len(d):2]))
    out_r = np.array(list(d[1:len(d):2]))

for i in range(len(out_1)):
    if out_1[i] > 127:
        out_1[i] = out_1[i] - 256

for i in range(len(out_r)):
    if out_r[i] > 127:
        out_r[i] = 0ut_r[i] - 256
```

Since the UART module sends the data alternating right and left channel we need to separate them, and then make an adjustment considering that we are dealing with signed data.

# 5.1 Range 20-15000 Hz

We first tried to input an audio track of frequencies going from 20Hz to 15KHz in a time interval of  $\sim 2$  minutes, using this video.



Figure 12: Wave form received from the FIR filter through UART protocol.

We immediately see in Figure 12 the difference between the low-pass and the high-pass filter. Indeed while the first starts from a greater amplitude falling at high frequencies, the latter starts from a smaller amplitude increasing at high frequencies.

We can see better this behaviour in the chart in Figure 13: we plotted the response in frequency registered by the two filters, obtained with a Fast Fourier Transform (FFT) using the function magnitude\_spectrum of the library matplolib.pyplot.

In the FFT plot one can see that the low-pass has a greater magnitude than the high-pass filter for low frequencies, while this behaviour is inverted for  $f\gtrsim 2\,\mathrm{kHz}$  as expected.

#### **5.2** Single Frequency

Then we tried to input two single frequencies audio track, one of  $200\,\mathrm{Hz}$  and one of  $10\,\mathrm{kHz}$ .



Figure 13: Response in frequency registered by the two filters.



Figure 14: Wave form received from the FIR filter through UART protocol using a frequency of 200 Hz.



Figure 15: Response in frequency registered by the two filters using a frequency of  $200\,\mathrm{Hz}.$ 

We can see that, as expected, both the low-pass and the highpass filters reconstruct the wave at  $200\,\mathrm{Hz}$ , but it has higher magnitude for the low-pass filter. Note that other frequencies appear in both filters, such as  $f=197\,\mathrm{Hz}$ . This phenomenon can be caused by interferences or not absolute cleanness of the audio track used.



Figure 16: Wave form received from the FIR filter through UART protocol using a frequency of  $10\,\mathrm{KHz}$ .



Figure 17: Response in frequency registered by the two filters using a frequency of 10 KHz.

For the  $10\,\mathrm{kHz}$  the difference is much more evident both in time and frequency domain. This is due to the fact that both filters have a cutoff frequency of  $1000\,\mathrm{Hz}$  which is quite a middle frequency and so using a low frequency of  $200\,\mathrm{Hz}$  is not enough to see a evident difference. If we want a different behaviour we should use a more 'extreme' cutoff frequency for both filters.

# **5.3** Severe frequencies together

The last thing we tried is an analysis of severe single frequencies all together.

We can see in Figures 18 and 19 that for low frequencies the high-pass filter tries to knock down the signals while for high frequencies the low-pass filter does that.

# **Conclusions**

We implemented a FIR filter to process signals coming from a PMOD audio on FPGA and, before testing the code on the hardware, we simulated its behaviour with the Vivado tool. We validated our results through the Fourier spectral analysis of the output signals. The results are comparable with our expectations.



Figure 18: Wave form received from the FIR filter through UART protocol.



Figure 19: Response in frequency registered by the two filters.

Eventual future developments of the project would be the implementation of a UART receiver to take the coefficients of the filters as input through a python script. Furthermore we can implement a switch to decide if the UART should pass filtered or unfiltered data, or change the transmission frequency to allow passing not only the 8 MSB but the whole number of 24 bits, passing 3 series of 8 bits through the UART and rebuild the original number through a python script.

# References

[1] DIGIKEY-ELECTRONICS. I2s pmod quick start (vhdl). https: //forum.digikey.com/t/i2s-pmod-quick-start-vhdl/ 13065. Accessed: 2022-02-17.