# SimpleScalar

#### What is it?

SimpleScalar is a suite of processor simulators and supporting tools. The simulation architecture is called PISA, and is similar to the MIPS architecture.

Sim-outorder is an instruction-level simulator of an out-of-order issue superscalar processor. The memory system is two-level and there is speculative execution support. This is a performance simulator, tracking the latency of all pipeline operations.

#### What isn't it?

SimpleScalar doesn't have a graphical front-end like xspim or pcspim, a MIPS simulator. It also does not simulate an operating system, though a limited number of system calls are supported (they interface with the operating system that the simulator is run on).

## Running sim-outorder

You can find the sim-outorder binary in the directory /cse/courses/csep548/05sp/simplescalar/bin/ Optionally you can add this path to your PATH environment variable.

To invoke the simulator, type:

sim-outorder {-options} SimpleScalar executable {arguments} >& output file name

It is often handy to redirect a file to standard input by using < input file name.

# General Options

| <u>Option</u>                | Arguments                           | <u>Default</u>                                   |
|------------------------------|-------------------------------------|--------------------------------------------------|
| -config Load the configur    | <string> ration parameters</string> | <none> from a file (one option per line).</none> |
| -dumpconfig Dump the configu | 0                                   | <null> s to a file.</null>                       |
| -h<br>Print help messag      | <true false></true false>           | false                                            |
| -v<br>Verbose operation      | <true false></true false>           | false                                            |
| -d<br>Enable debug me        | <true false></true false>           | false                                            |
| -i<br>Start in Dlite debt    | <true false></true false>           | false                                            |

-seed <int>

Random number generator seed (0 for timer seed).

-q <true|false> false

Initialize and terminate immediately.

-chkpt <string> <null>

Restore EIO trace execution from a file.

-redir:sim <string> <null>

Redirect simulator output to file (non-interactive only).

-redir:prog <string> <null>

Redirect simulated program output to file.

-nice <int> 0

Simulator scheduling priority.

-max:inst <uint> 0

Maximum number of instructions to execute.

-fastfwd <int> 0

Number of instructions skipped before timing starts.

-ptrace <string list...> <null>

Generate pipetrace <fname|stdout|stderr> <range> (see below).

-pcstat <string list...> <null>

Profile stat(s) against text addresses (multiple uses ok).

-bugcompat <true|false> false

Operate in backward-compatible bugs mode (for testing only).

Pipetrace range arguments are formatted as follows:

{{@|#}<start>}:{{@|#|+}<end>}

Both ends of the range are optional, if neither are specified, the entire execution is traced. Ranges that start with a `@' designate an address range to be traced, those that start with an `#' designate a cycle count range. All other range values represent an instruction count range. The second argument, if specified with a `+', indicates a value relative to the first argument, e.g., 1000:+100 == 1000:1100. Program symbols may be used in all contexts.

```
Examples:
```

-ptrace FOO.trc #0:#1000

-ptrace BAR.trc @2000:

-ptrace BLAH.trc :1500

-ptrace UXXE.trc:

-ptrace FOOBAR.trc @main:+278

# Processor Configuration Options

Option <u>Arguments</u> <u>Default</u>

-fetch:ifqsize <int> 4

Instruction fetch queue size (instructions).

-fetch:mplat <int> 3

Extra branch mis-prediction latency.

-fetch:speed <int>

Speed of front-end of machine relative to execution core.

-decode:width <int> 4

Instruction decode bandwidth (instructions/cycle)

-issue:width <int> 4

Instruction issue bandwidth (instructions/cycle)

-issue:inorder <true|false> false

Run pipeline with in-order issue.

-issue:wrongpath <true|false> true

Issue instructions down wrong execution paths.

-commit:width <int>

Instruction commit bandwidth (instructions/cycle).

-ruu:size <int> 16

Register update unit (RUU) size.

-lsq:size <int> 8

Load/store queue (LSQ) size.

-res:ialu <int>

Total number of integer ALUs available.

-res:imult <int> 1

Total number of integer multiplier/dividers available.

-res:memport <int>

Total number of memory system ports available (to CPU).

-res:fpalu <int>

Total number of floating point ALUs available.

-res:fpmult <int> 1

Total number of floating point multiplier/dividers available.

# **Branch Predictor Configuration Options**

Option <u>Arguments</u> <u>Default</u>

-bpred <string> bimod

Branch predictor type {nottaken|taken|perfect|bimod|2lev|comb}

-bpred:bimod <int> 2048

Bimodal predictor (uses a branch target buffer with 2 bit counters) table size.

-bpred:2lev <int list...> 1 1024 8 0

2-level predictor configuration (11 size 12 size hist\_size xor).

-bpred:comb <int> 1024

Combining predictor meta table size.

-bpred:ras <int> 8

Return address stack size (0 for no return stack).

-bpred:btb <int list...> 512 4

BTB configuration (num\_sets associativity)

-bpred:spec\_upde <string> <null>

Speculative predictors update in {ID|WB} (default non-speculative).

Branch predictor configuration examples for 2-level predictor:

Configurations: N, M, W, X

N # entries in first level (# of shift register(s))

W width of shift register(s)

M # entries in 2nd level (# of counters, or other FSM)

X (yes-1/no-0) xor history and address for 2nd level index

The predictor `comb' combines a bimodal and a 2-level predictor.

-tlb:lat

<int>

Memory Subsystem Configuration Options Option Arguments Default -cache:dl1 <string> dl1:128:32:4:1 L1 data cache configuration {<config>|none} (see below). -cache:dl1lat <int> 1 L1 data cache hit latency (cycles). -cache:dl2 <string> ul2:1024:64:4:1 L2 data cache configuration {<config>|none} (see below). -cache:dl2lat <int> 6 L2 data cache hit latency (cycles). -cache:il1 <string> il1:512:32:1:1 L1 inst cache configuration {<config>|d11|d12|none} (see below). -cache:il1lat <int> L1 instruction cache hit latency (cycles). -cache:il2 dl2 <string> L2 instruction cache configuration {<config>|dl2|none} (see below). -cache:il2lat <int> 6 L2 instruction cache hit latency (cycles). -cache:flush <true|false> false Flush caches on system calls. -cache:icompres <true|false> false Convert 64-bit inst addresses to 32-bit inst equivalents. <int list...> -mem:lat 18 2 Memory access latency (<first\_chunk> <inter\_chunk>). -mem:width <int> 8 Memory access bus width (bytes). <string> -tlb:itlb itlb:16:4096:4:1 Instruction TLB configuration {<config>|none} (see below). -tlb:dtlb <string> dtlb:32:4096:4:1 Data TLB configuration {<config>|none} (see below).

30

Inst/data TLB miss latency (cycles).

The cache configuration parameter <config> has the following format:

#### Examples:

```
-cache:dl1 dl1:4096:32:1:1
-dtlb dtlb:128:4096:32:r
```

Cache levels can be unified by pointing a level of the instruction cache hierarchy at the data cache hierarchy using the "dl1" and "dl2" cache configuration arguments. Most sensible combinations are supported, e.g.,

```
A unified l2 cache (il2 is pointed at dl2):
-cache:il1 il1:128:64:1:1-cache:il2 dl2
-cache:dl1 dl1:256:32:1:1-cache:dl2 ul2:1024:64:2:1

Or, a fully unified cache hierarchy (il1 pointed at dl1):
-cache:il1 dl1
-cache:dl1 ul1:256:32:1:1-cache:dl2 ul2:1024:64:2:1
```

# **Simulation Outputs**

#### General Simulation Statistics

| sim_num_insn       | total number of instructions committed     |
|--------------------|--------------------------------------------|
| sim_num_refs       | total number of loads and stores committed |
| sim_num_loads      | total number of loads committed            |
| sim_num_stores     | total number of stores committed           |
| sim_num_branches   | total number of branches committed         |
| sim_elapsed_time   | total simulation time (seconds)            |
| sim_inst_rate      | simulation speed (instructions/second)     |
| sim_total_insn     | total number of instructions executed      |
| sim_total_refs     | total number of loads and stores executed  |
| sim_total_loads    | total number of loads executed             |
| sim_total_stores   | total number of stores executed            |
| sim_total_branches | total number of branches executed          |
| sim_cycle          | total simulation time (cycles)             |
| sim_IPC            | instructions per cycle                     |
|                    |                                            |

sim\_CPI cycles per instruction

sim\_exec\_BW total instructions (mis-speculated + committed) per

cycle

sim\_IPB instructions per branch

# Instruction Fetch Queue (IFQ) Statistics

IFQ\_count cumulative IFQ occupancy IFQ\_fcount cumulative IFQ full count

ifq\_occupancy average IFQ occupancy (instructions)

ifq\_rate average IFQ dispatch rate (instructions/cycle)

ifq\_latency average IFQ occupant latency (cycles) ifq\_full fraction of time (cycles) IFQ was full

#### Register Update Unit (RUU) Statistics – a.k.a. commit unit

RUU\_count cumulative RUU occupancy RUU\_fcount cumulative RUU full count

ruu\_occupancy average RUU occupancy (instructions)

ruu\_rate average RUU dispatch rate (instructions/cycle)

ruu\_latency average RUU occupant latency (cycles) ruu\_full fraction of time (cycles) RUU was full

## Load/Store Queue (LSQ) Statistics

LSQ\_count cumulative LSQ occupancy LSQ\_fcount cumulative LSQ full count

lsq\_occupancy average LSQ occupancy (instructions)

lsq\_rate average LSQ dispatch rate (instructions/cycle)

lsq\_latency average LSQ occupant latency (cycles) lsq\_full fraction of time (cycles) LSQ was full

# Instruction Issue and Retirement (Commit) Statistics

sim\_slip total number of slip cycles

avg\_sim\_slip the average slip between issue and retirement

# **Branch Predictor Statistics**

JR = Jump Register instruction

bpred\_bimod.lookups total number of branch predictor lookups

bpred bimod.updates total number of updates

bpred\_bimod.addr\_hits total number of address-predicted hits bpred\_bimod.dir\_hits total number of direction-predicted hits

(includes addr\_hits)

bpred\_bimod.misses total number of misses

bpred\_bimod.jr\_hits total number of address-predicted hits for JRs

bpred\_bimod.jr\_seen total number of JRs seen

bpred\_bimod.jr\_non\_ras\_hits.PP total number of address-predicted hits for

non-return address stack (RAS) JRs

bpred bimod.jr non ras seen.PP total number of non-RAS JRs seen

bpred\_bimod.bpred\_addr\_rate
bpred\_bimod.bpred\_dir\_rate
bpred\_bimod.bpred\_jr\_rate
bpred\_bimod.bpred\_jr\_rate
branch address-prediction rate (address-hits/updates)
branch direction-prediction rate (all-hits/updates)
JR address-prediction rate (JR addr-hits/JRs seen)

bpred\_bimod.bpred\_jr\_non\_ras\_rate.PP

non-RAS JR address-prediction rate (non-RAS JR hits/JRs seen)

bpred\_bimod.retstack\_pushes
bpred\_bimod.retstack\_pops
bpred\_bimod.used\_ras.PP

total number of address pushed onto RAS
total number of address popped off of RAS
total number of RAS predictions used

bpred\_bimod.ras\_hits.PP total number of RAS hits

bpred\_bimod.ras\_rate.PP RAS prediction rate (RAS hits/used RAS)

## **Cache Statistics**

These are gathered appropriately for il1, dl1, il2, dl2, ul1, ul2, itlb and dtlb:

cache.accessestotal number of accessescache.hitstotal number of hitscache.missestotal number of missescache.replacementstotal number of replacementscache.writebackstotal number of writebackscache.invalidationstotal number of invalidationscache.miss\_ratemiss rate (misses/reference)

cache.repl\_rate replacement rate (replacements/reference)

cache.wb\_rate writeback rate (wrbks/ref) cache.inv\_rate invalidation rate (invs/ref)

# Miscellaneous Statistics

sim\_invalid\_addrs total non-speculative bogus addresses seen

(debug variable)

ld\_text\_baseprogram text (code) segment baseld\_text\_sizeprogram text (code) size (bytes)ld data baseprogram initialized data segment base

ld\_data\_size program initialized `.data' and uninitialized `.bss' size

(bytes)

ld\_stack\_base program stack segment base (highest address in stack)

ld\_stack\_size program initial stack size ld\_prog\_entry program entry point (initial PC)

ld environ base program environment base address address

ld\_target\_big\_endian target executable endian-ness, non-zero if big endian

mem.page\_count total number of pages allocated mem.page\_mem total size of memory pages allocated mem.ptab\_misses total first level page table misses

mem.ptab\_accesses total page table accesses

mem.ptab\_miss\_rate first level page table miss rate