## GTH instantiation process for SATA2 (3Gb/s)

Lisa Liu, Xilinx, 14.08.2013

Platform: VC709, FMC XM104, ISE14.6 (64 bit)

Step 1: Open core generator, select "7 Series FPGAs Transceiver Wizard" -> "Customize and Generate"



Step2: Give component name, gth\_sata in my case and choose transceiver type.



- • X 💡 7 Series FPGAs Transceivers Wizard Documents 7 Series FPGAs Transceivers Wizard xilinx.com:ip:gtwizard:2.6 Protocol template Start from scratch RХ Line Rate TX off Line Rate 3 Gbps RX off ▼ MHz Range: 60..820 150.000 ▼ MHz Range: 60..820 150.000 Reference Clock Reference Clock Ouad Column Left Column
Right Column Use Common DRP PLL Selection GTH\_X1Y38 TX RX CHANNEL Quad PLL O Quad PLL Ochannel PLL O Channel PLL O PLLO PLLO QUAD PLL O PLL1 PLL1 Transceiver Selection GTH\_X1Y37 Use GTH X1Y4 CHANNEL TX REFCLK1 Q1 ▼ TX Clock Source GTH\_X1Y36 RX RX Clock Source REFCLK1 O1 ▼ Advanced Clocking Option REFCLK1\_Q8 Active Transceivers: 1 < Back Page 2 of 7 Next > Generate Cancel Help <u>D</u>atasheet

Step3: Setup line rate, choose GTH tile and PLL, in this case "Channel PLL" is used.

To find out which GTH tile should be used, following steps are needed.

- a) For SATA1 port on XM104, on page 14 in ug536.pdf, table 1-5 gives the signal names of the corresponding sata pins.
- b) Track these signals names back to the schematic of the FPGA development board (VC709, in my case) and find out the FPGA pins that drive these signals (C2, C1, B8, B7 in my case).
- c) Find the GTH tile that drive these FPGA pins (in my case, on page 395 of UG476.pdf, it shows that these pins are driven by GTH\_X1Y38).

Step 4: Setup 8B/10B encoding and decoding



Step 5: Alignment setting



Step 6: OOB signalling



Step 7: Channel bonding (use default)



Step 8: Summary



When the core generator finish, add following files to the project (for the GTH instantiation process. It might be different files for GTX):

- a) ipcore\_dir\gth\_sata\example\_design\gth\_sata\_gt\_usrclk\_source.v
- b) ipcore\_dir\gth\_sata.v
- c) ipcore\_dir\gth\_sata\_gt.v
- d) ipcore\_dir\gth\_sata\example\_design\gth\_sata\_gtrxreset\_seq.v
- e) ipcore\_dir\gth\_sata\example\_design\gth\_sata\_sync\_block.v

In above files, the gth\_sata\_gt\_usrclk\_source module takes the 150MHz reference clock inputs and generates input clocks, including DRP clock, for the GTH transceiver, which is defined in gth\_sata module.

The gth\_sata.v is the top module for GTH transceiver instantiation. It contains the GTH instance specified in gth\_sata\_gt module and the reset circuitry for GTH implemented in gth\_sata\_gtrxreset\_seq and gth\_sata\_sync\_block module.

**Note**: the DRP clock is also important. Because it is used to drive the GTH reset circuit. The DRP clock in my case is 60MHz generated from 200MHz system clock.

I have changed following attribute values of GTH instance.

.RX\_CM\_SEL (2'b11), //(2'b01), original value 01. This is used to choose 800mV termination voltage for RX.

.PCS\_RSVD\_ATTR (48'h00000000100), //original value was 0. This is used to enable OOB detection circuit in GTH.