# Lab 03 Bare-metal software on TM4C123 ARM CORTEXM4:

We will write a bare-metal SW to toggle **PF3** which relates to green LED.



## **CortexM4 Memory map:**



| Exception number | IRQ number | Offset           | Vector                  |
|------------------|------------|------------------|-------------------------|
| 16+n             | n<br>0x0   | 0040+4n          | IRQn                    |
|                  |            |                  |                         |
| :                |            | . *              | Î : Ĭ                   |
| 18               | 2          | 0x004C           | IRQ2                    |
| 17               | 1          | 0x0048           | IRQ1                    |
|                  |            | 0x0044           |                         |
| 16               | 0          | 0x0040           | IRQ0                    |
| 15               | -1         | 0x003C           | Systick                 |
| 14               | -2         | 0x0038           | PendSV                  |
| 13               |            | 0x0038           | Reserved                |
| 12               |            |                  | Reserved for Debug      |
| 11               | -5         | 0x002C           | SVCall                  |
| 10               |            | UXUU2C           |                         |
| 9                |            |                  | Reserved                |
| 8                |            |                  | Reserved                |
| 7                |            |                  |                         |
| 6                | -10        | 0x0018           | Usage fault             |
| 5                | -11        | 0x0018           | Bus fault               |
| 4                | -12        |                  | Memory management fault |
| 3                | -13        | 0x0010<br>0x000C | Hard fault              |
| 2                | -14        | 0x000C           | NMI                     |
| 1                |            |                  | Reset                   |
|                  |            | 0x0004           | Initial SP value        |
|                  |            | 0x0000           |                         |

#### Main.c code:

#### Makefile code:

```
• • •
CC=arm-none-eabi-
CFLAGS=-mcpu=cortex-m4 -gdwarf-2 -g #included debugger for proteus
INCS=-I .
LIBS=
SRC=$(wildcard *.c)
OBJ=$(SRC:.c=.o)
As=$(wildcard *.s)
AsOBJ=$(As:.s=.o)
Project_name=Unit3_Lab4_CortexM4
all: $(Project_name).bin
   @echo "<<========================>>"
   $(CC)gcc.exe -c $(CFLAGS) $(INCS) $< -o $@</pre>
#Create .axf file extension to debug on KeiluVision
$(Project_name).elf: $(OBJ) $(AsOBJ)
    $(CC)ld.exe -T linker_script.ld $(LIBS) -Map=output.map $(OBJ) $(AsOBJ) -o $@
    cp $(Project_name).elf $(Project_name).axf
$(Project_name).bin: $(Project_name).elf
   $(CC)objcopy.exe -0 binary $< $@</pre>
clean_all:
   rm *.o *.elf *.bin
clean:
   rm *.elf *.bin
```

## Startup C code:

- ❖ Interview Question: Modify the startup code so it does not use the extern symbol of the stack\_top from the linker script and the stack\_top is located 1024 bytes after .bss section in the SRAM.
  - <u>- Solution</u>: Create an global uninitialized array of 256 elements (1024/4) and let SP = (array[0] + arr\_size)
  - Explanation: The uninitialized array will be stored in the .bss section by default.

```
• • •
 extern int main (void);
void Default_Handler();
void NMT_Handler() __attribute__ ((weak, alias ("Default_Handler")));
void H_fault_Handler() __attribute__ ((weak, alias ("Default_Handler")));
      tic uint32_t stack_top[256];
void (* const g_ptr_fun_Vectors[]) () __attribute__ ((section(".vectors"))) = {
(void (*)()) ((uint32 t)stack_top + sizeof(stack_top)), //SP address assigned //The following functions are already defined as void finctions, no need to cast
 extern <u>uint32 t</u> _E_text;
extern <u>uint32 t</u> _S_DATA;
extern <u>uint32 t</u> _E_DATA;
 extern <u>uint32 t</u> _S_bss;
extern <u>uint32 t</u> _E_bss;
void Reset_Handler()
      //In case data is not alligned, we pass byte by byte while cas uint32 t DATA_size = (uint8_t*)8_E_DATA - (uint8_t*)8_S_DATA; uint8_t* P_src = (uint8_t*)8_E_text; uint8_t* P_dst = (uint8_t*)8_S_DATA;
       //Copy data section from flash to SRAM for (int i = 0; i < DATA_size; i++)
               *((<u>uint8_t</u>*)P_dst++) = *((<u>uint8_t</u>*)P_src++);
      //init .bss section in SRAM = 0
uint32_t bss_size = (uint8_t*)&_E_bss - (uint8_t*)&_S_bss;
       P_dst = (uint8 t*)&_S_bss;
       for (int i = 0; i < bss_size; i++)</pre>
              *((<u>uint8_t</u>*)P_dst++) = (<u>uint8_t</u>)0;
```

### **Linker Script Code:**

```
MEMORY
     flash(RX) : ORIGIN = 0x00000000, LENGTH = 512M
SRAM (RWX) : ORIGIN = 0x20000000, LENGTH = 512M
SECTIONS
     .text
          *(.vectors*)
          *(.text*)
          *(.rodata)
           _E_text = . ;
     }> flash
           _S_DATA = .;
          *(.data)
     . = ALIGN(4);
_E_DATA = .;
}> SRAM AT> flash
      .bss
           _S_bss = . ;
          *(.bss)
           _E_bss = . ;
```

## Keil uVision Debug:

