

# AIN SHAMS UNIVERSITY FACULTY OF ENGINEERING 1-CREDIT HOURS ENGINEERING PROGRAMS COMPUTER ENGINEERING AND SOFTWARE SYSTEMS PROGRAM 2023-2024

## **ATM Verilog Project**

# ELECTRONIC DESIGN AUTOMATION CSE 312

| Name                                      | ID      |
|-------------------------------------------|---------|
| Ahmed Nezar Ahmed Hussien                 | 21P0025 |
| AbdulRahman Hesham Kamel Seleim Abduallah | 21P0153 |
| Kirollos Ehab Magdy Halim                 | 21P0006 |
| Farida Waleed Mohamed Mohamed Fakhry      | 21P0167 |
| Yasmina Nasser Hamam Abdelfadeel          | 21P0211 |
| Monica Hany Makram Derias                 | 21P0173 |
| Patrick Ramez Eskander Bolous             | 21P0180 |

Course Coordinator:

Dr. Eman El Mandoh & Eng. Kareem Waseem

### **Contents**

| 1 | Abs               | stract                             | J   |  |  |  |  |
|---|-------------------|------------------------------------|-----|--|--|--|--|
| 2 | Intro             | oduction                           | ]   |  |  |  |  |
| 3 | Desi              | gn                                 | 2   |  |  |  |  |
|   | 3.1               | Modules                            | 2   |  |  |  |  |
|   |                   | 3.1.1 Definitions                  |     |  |  |  |  |
|   |                   | 3.1.2 ATM                          |     |  |  |  |  |
|   |                   | 3.1.3 Authenticator                |     |  |  |  |  |
|   |                   | 3.1.4 Function                     |     |  |  |  |  |
| 4 | State             | e Diagram                          | (   |  |  |  |  |
| 5 | Verification 11   |                                    |     |  |  |  |  |
|   | 5.1               | Test Bench                         | . 1 |  |  |  |  |
|   |                   | 5.1.1 Directed Testing             | . 1 |  |  |  |  |
|   |                   | 5.1.2 Random Transaction Test      |     |  |  |  |  |
|   | 5.2               | Assertions                         | 8   |  |  |  |  |
|   |                   | 5.2.1 Types of Assertion           | 8   |  |  |  |  |
|   | 5.3               | Coverage Report                    | 2]  |  |  |  |  |
|   |                   | 5.3.1 Coverage for ATM Module      |     |  |  |  |  |
| 6 | Synt              | chesis 2                           | 2   |  |  |  |  |
|   | 6.1               | ATM Module Schematic:              | 2   |  |  |  |  |
|   | 6.2               | Authenticator Module Schematic:    | 1.5 |  |  |  |  |
| 7 | Reference Model 2 |                                    |     |  |  |  |  |
|   | 7.1               | Description                        | 26  |  |  |  |  |
|   | 7.2               | Comparing Output with Given Inputs | 33  |  |  |  |  |

#### 1 Abstract

The project focuses on ASIC design and verification of a bank ATM core, encompassing system architecture, high-level modeling, and Verilog implementation. Divided into Design and Verification teams, the former defines system components, interactions, and constraints, creating an abstract and platform-independent high-level model. The Reference Model ensures behavioral compliance. The Verification Team crafts a comprehensive testbench, self-checking scenarios, and PSL assertions. The Verilog implementation features a finite state machine, database handling, and an authenticator module. Extensive testing validates balance, withdrawal, deposit, and PIN change operations, emphasizing the practical application of Verilog in ASIC design. The collaborative effort ensures a reliable and well-tested ATM core.

#### 2 Introduction

In this project, we focused on implementing the complete ASIC flow for an ATM system, comprising both the design and verification aspects. The goal is to simulate the core functionality of a bank ATM, including operations such as balance inquiry, withdrawal, deposit, and PIN change.

The project is divided into two teams, The Design Team responsible for system architecture, high-level modeling, and Verilog implementation, and the Verification Team in charge of creating a comprehensive testbench, self-checking test scenarios, and assertion-based verification using Property Specification Language (PSL).

#### • Design Team Responsibilities:

#### 1. System Architecture:

#### (a) Detailed Specification:

Created a detailed specification of the ATM system, defining its functional components, interfaces, and overall structure.

#### (b) Component Interaction:

Defined how different modules and components interact to achieve the desired functionality.

#### (c) System Constraints:

Considered system constraints and requirements to guide subsequent design decisions.

#### 2. High-Level Modeling:

#### (a) Abstract Representation:

Developed an abstract representation of the ATM system, focusing on high-level functionalities and interactions.

#### (b) Platform Independence:

Ensured that the high-level model is platform-independent, allowing for potential future adaptations or changes.

#### 3. Reference Model:

#### (a) Behavioral Representation:

Established a behavioral reference model that serves as a baseline for expected system behavior.

#### (b) Specification Compliance:

Ensured the reference model aligns with the project specifications, acting as a reference for verification.

#### - Verilog Implementation:

#### \* Module Design:

Designed individual Verilog modules for distinct operations, such as balance inquiry, withdrawal, deposit, and PIN change.

#### \* State Machine Integration:

Integrated a finite state machine to control the flow of operations, ensuring a structured and predictable execution.

#### \* File Operations:

Implemented file operations to simulate a database, managing account information and persisting data between sessions.

#### • Verification Team Responsibilities:

#### 1. Testbench Creation:

#### (a) Comprehensive Scenario Coverage:

Developed a testbench encompassing a wide range of scenarios, ensuring thorough coverage of functional and edge cases.

#### (b) Directed and Random Tests:

Designed both directed and constraint random tests to verify specific functionalities and explore unpredictable scenarios.

#### 2. Self-Checking Test Scenarios:

#### (a) Automated Verification:

Utilized the reference model to automate the verification process, creating self-checking test scenarios that compare Verilog output against expected behavior.

#### (b) Consistency Checks:

Implemented consistency checks to validate that the Verilog implementation aligns with the behavioral reference model.

#### 3. PSL Assertions:

#### (a) Formal Verification:

Formulated Property Specification Language (PSL) assertions to formally define desired system properties.

#### (b) **Dynamic Verification:**

Applied PSL assertions dynamically during simulation, ensuring that critical design properties hold true.

#### 4. Code Coverage:

#### (a) Analysis Scope:

Enabled and conducted code coverage analysis to assess the extent to which the Verilog code is exercised by the testbench.

#### (b) Targeted Improvement:

Identified areas of the code with low coverage, facilitating targeted improvements to enhance test completeness.

#### • Project Implementation:

#### 1. Database Handling:

Utilized text files to simulate account information, including PINs, account balances, and account numbers.

#### 2. Finite State Machine:

Implemented a finite state machine to manage the different stages of ATM operation, ensuring a coherent flow between states.

#### 3. Authenticator Module:

Developed a module responsible for authenticating user accounts based on account numbers and PINs, with an additional capability for PIN changes.

#### • Testing and Results:

- 1. Executed a series of tests to validate the functionality of the Verilog code and ensure that it meets the specified requirements.
- 2. Verified that balance inquiries, deposits, withdrawals, and PIN changes produce the expected outcomes.
- 3. Leveraged random testing to explore a broader range of scenarios and uncover potential edge cases.

This project demonstrates a practical application of Verilog in ASIC design, emphasizing the importance of a systematic approach encompassing both design and verification teams to ensure the reliability and correctness of the implemented system. The use of a finite state machine, database simulation, and PSL assertions contributes to a robust and well-tested ATM core design.

## 3 Design

#### 3.1 Modules

#### 3.1.1 Definitions

#### • Constants and Enumerations:

#### - Boolean Constants:

Table 1: Boolean Constants

| Constant | Description                        |
|----------|------------------------------------|
| TRUE     | Represents a logic high value (1). |
| FALSE    | Represents a logic low value (0).  |

#### - State Machine Definitions:

Table 2: State Machine Definitions

| State          | Description                                             |
|----------------|---------------------------------------------------------|
| WAITING        | 3-bit binary representation of the WAITING state in the |
|                | ATM state machine (3'b000).                             |
| AUTHENTICATION | 3-bit binary representation of the AUTHENTICATION       |
|                | state (3'b001).                                         |
| MENU           | 3-bit binary representation of the MENU state (3'b010). |
| BALANCE        | 3-bit binary representation of the BALANCE state        |
|                | (3'b011).                                               |
| WITHDRAW       | 3-bit binary representation of the WITHDRAW state       |
|                | (3'b100).                                               |
| DEPOSIT        | 3-bit binary representation of the DEPOSIT state        |
|                | (3'b101).                                               |
| CHANGE_PIN     | 3-bit binary representation of the CHANGE_PIN state     |
|                | (3'b110).                                               |
| IDLE           | 3-bit binary representation of the IDLE state (3'b111). |

#### - Authentication Definitions:

Table 3: Authentication Definitions

| Definition           | Description                                               |
|----------------------|-----------------------------------------------------------|
| FIND_ACCOUNT         | Binary representation (0) indicating the phase of finding |
|                      | the account in the Authenticator module.                  |
| AUTHENTICATE_ACCOUNT | Binary representation (1) indicating the phase of authen- |
|                      | ticating the account.                                     |

#### - Language Definitions:

Table 4: Language Definitions

| Language | Description                                               |
|----------|-----------------------------------------------------------|
| ENGLISH  | Binary representation (0) indicating the English language |
|          | setting.                                                  |
| ARABIC   | Binary representation (1) indicating the Arabic language  |
|          | setting.                                                  |

#### • Purpose:

- Enhances Code Readability: By using named constants, the code becomes more readable and selfexplanatory.
- Centralized Definitions: All project-wide constants and enumerations are consolidated in one module for easy access and modification.
- **Maintainability:** Changes to constant values can be made in a single location, affecting the entire project consistently.

#### • Usage:

These constants and enumerations are used throughout the project to specify and check states, control logic, and set language preferences. Provides a consistent and clear representation of various states and settings within the Verilog code.

#### 3.1.2 ATM

#### Overview:

The ATM module serves as the core of the bank ATM design. It includes functionalities for handling different operations such as balance inquiry, withdrawal, deposit, and changing the PIN. The module interacts with an authenticator and employs a finite state machine to manage its operations.

| Input     | Description                                          |  |
|-----------|------------------------------------------------------|--|
| clk       | Clock input.                                         |  |
| rst       | Reset input.                                         |  |
| operation | Operation code (balance, withdrawal, deposit, change |  |
|           | PIN).                                                |  |
| acc_num   | Account number.                                      |  |
| pin       | Account PIN.                                         |  |
| newPin    | newPin New PIN for PIN change.                       |  |
| amount    | Transaction amount.                                  |  |
| language  | Language selection.                                  |  |

Table 5: Input Specifications

| Output  | Description                         |
|---------|-------------------------------------|
| balance | Current account balance.            |
| success | Operation success flag.             |
| state   | Current state of the state machine. |

Table 6: Output Specifications

#### • State Machine:

| State          | Binary Representation | Description                                                |
|----------------|-----------------------|------------------------------------------------------------|
| WAITING        | 3'b000                | Initial state. Waits for an account to be found (via       |
|                |                       | acc_found_stat).                                           |
| AUTHENTICATION | 3'b001                | Moves to this state when an account is found.              |
|                |                       | Checks the authentication status (acc_auth_stat). If not   |
|                |                       | authenticated (ACCOUNT_NOT_AUTHENTICATED),                 |
|                |                       | transitions back to WAITING. If authenticated (AC-         |
|                |                       | COUNT_AUTHENTICATED), transitions to MENU.                 |
| MENU           | 3'b010                | Presents the user with menu options based on the oper-     |
|                |                       | ation. Options: BALANCE, WITHDRAW, DEPOSIT,                |
|                |                       | CHANGE_PIN. Transitions to the corresponding states        |
|                |                       | based on the selected operation.                           |
| BALANCE        | 3'b011                | Displays the account balance (showBalanceInfo task).       |
|                |                       | Transitions back to WAITING after displaying the bal-      |
|                |                       | ance.                                                      |
| WITHDRAW       | 3'b100                | Processes a withdrawal (withdrawAndUpdate task).           |
|                |                       | Transitions back to WAITING after processing.              |
| DEPOSIT        | 3'b101                | Processes a deposit (Deposit_Money task). Transitions      |
|                |                       | back to WAITING after processing.                          |
| CHANGE_PIN     | 3'b110                | Initiates a PIN change process (changePinProcess task in   |
|                |                       | Authenticator module). Transitions back to WAITING         |
|                |                       | after processing.                                          |
| IDLE           | 3'b111                | No specific operation. Remains in this state until a reset |
|                |                       | or another operation.                                      |

Table 7: Finite State Machine States and Descriptions

#### • State Transition Logic:

- Transitions are determined by the current\_state and next\_state registers.
- Transitions occur on clock edges or reset events.
- The transition conditions are based on the values of acc\_found\_stat, acc\_auth\_stat, and the selected operation.

#### • Operations:

- **Initialization:** Reads account balances from a text file into balance\_database.
- State Machine: Transitions through states (WAITING, AUTHENTICATION, MENU,...) based on inputs.
- Operations: Performs operations such as balance inquiry, withdrawal, deposit, and PIN change based on the state and input conditions. In order to enhance security and manage user interactions, the ATM system incorporates a timeout mechanism. A timeout counter is employed to monitor the duration between user operations. If no operation is entered within a predefined time frame, the system automatically times out, ensuring the security of the user's session and prompting the ATM to return to a default state or take appropriate measures as defined by the system design.
- File Handling: :Writes updated account balances back to the text file.

#### • File Operations:

- The module reads and writes account balances to a text file for persistent storage.

#### • PSL Assertions:

 There are Property Specification Language (PSL) assertions for checking balance, deposit, and withdrawal operations.

#### 3.1.3 Authenticator

#### Overview:

The Authenticator module authenticates user accounts using account numbers and PINs. It interfaces with a database and includes a PIN change functionality.

#### • Inputs:

| Input   | Description             |
|---------|-------------------------|
| acc_num | Account number.         |
| pin     | Account PIN.            |
| newPin  | New PIN for PIN change. |

Table 8: Input Specifications

#### • Outputs:

| Output         | Description                         |  |
|----------------|-------------------------------------|--|
| acc_index_out  | Index of the authenticated account. |  |
| acc_found_stat | Account found status.               |  |
| acc_auth_stat  | Account authentication status.      |  |

Table 9: Output Specifications

#### • Operation:

| Operation              | Description                                              |  |
|------------------------|----------------------------------------------------------|--|
| Initialization         | Reads account numbers and PINs from text files into      |  |
|                        | acc_num_db and pin_db.                                   |  |
| <b>Account Finding</b> | Searches for the account number in the database and sets |  |
|                        | acc_found_stat accordingly.                              |  |
| PIN Verification       | Verifies the PIN for authentication and updates          |  |
|                        | acc_auth_stat.                                           |  |
| PIN Change             | Changes the PIN if the new PIN is valid.                 |  |

Table 10: Operation Specifications

#### 3.1.4 Function

#### · Task Details:

#### 1. Deposit\_Money Task:

| Input                                       | Description                        |  |
|---------------------------------------------|------------------------------------|--|
| amount                                      | amount The amount to be deposited. |  |
| currentBalance The current account balance. |                                    |  |

Table 11: Inputs for Deposit Operation

#### - Outputs:

| Output                                                             | Description                                |  |
|--------------------------------------------------------------------|--------------------------------------------|--|
| newBalance                                                         | The updated account balance after deposit. |  |
| success Indicates the success or failure of the deposit operation. |                                            |  |

Table 12: Outputs for Deposit Operation

#### - Operation:

- \* Adds the provided amount to the current account balance.
- \* Calculates the newBalance as currentBalance + amount.
- \* Sets success to 1 to indicate a successful deposit.
- \* Displays a message indicating the success of the deposit operation.

#### 2. showBalanceInfo Task:

| Input                                | Description |  |
|--------------------------------------|-------------|--|
| balance The current account balance. |             |  |

Table 13: Inputs for the Operation

| Output  | Description                                                 |  |
|---------|-------------------------------------------------------------|--|
| success | Indicates the success or failure of displaying the balance. |  |

Table 14: Outputs for the Operation

#### - Operation:

- \* Displays the current account balance using \$display.
- \* Sets success to 1 to indicate the successful display of the balance.
- \* Note: The actual display may vary based on the simulation environment.

#### 3. withdrawAndUpdate Task:

| Input          | Description                        |  |
|----------------|------------------------------------|--|
| amount         | amount The amount to be withdrawn. |  |
| currentBalance | The current account balance.       |  |

Table 15: Inputs for Withdrawal Operation

| Output     | Description                                             |  |
|------------|---------------------------------------------------------|--|
| newBalance | The updated account balance after withdrawal (if suc-   |  |
|            | cessful).                                               |  |
| success    | Indicates the success or failure of the withdrawal oper |  |
|            | tion.                                                   |  |

Table 16: Outputs for Withdrawal Operation

#### - Operation:

- \* Checks if the withdrawal amount is feasible (i.e., does not exceed the current balance).
- \* If feasible:
  - · Calculates the newBalance as currentBalance amount.
  - · Sets success to 1 to indicate a successful withdrawal.
  - · Displays a message indicating the success of the withdrawal operation.
- \* If not feasible:
  - · Leaves the newBalance unchanged.
  - · Sets success to 0 to indicate a failed withdrawal.
  - · Displays a message indicating the insufficiency of funds.

## 4 State Diagram

| State | State Name                              |                                                                                                                                          |
|-------|-----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|
| S0    | Waiting                                 |                                                                                                                                          |
| S1    | Auth                                    |                                                                                                                                          |
| S2    | Menu                                    |                                                                                                                                          |
| S3    | Balance                                 |                                                                                                                                          |
| S4    | Withdraw                                | rst=0                                                                                                                                    |
| S5    | Deposit                                 | (S7)                                                                                                                                     |
| S6    | Change Pin                              | (31)                                                                                                                                     |
| S7    | Idle                                    | $\perp$                                                                                                                                  |
|       |                                         | rst=1                                                                                                                                    |
|       |                                         | acc_found_stat=0                                                                                                                         |
|       |                                         | S0 acc_lourin_state-0                                                                                                                    |
|       |                                         |                                                                                                                                          |
|       |                                         | acc_found_stat=1 & rst=1                                                                                                                 |
|       |                                         | acc_auth_stat=0                                                                                                                          |
|       | /                                       | \( \s1 \) \                                                                                                                              |
|       |                                         |                                                                                                                                          |
|       | /                                       | acc_auth_stat=1 & rst=1                                                                                                                  |
|       | /                                       | acc_aun_san=1 ansi=1                                                                                                                     |
|       |                                         | operation invalid                                                                                                                        |
|       |                                         | operation=3 S2                                                                                                                           |
|       |                                         | operation=6                                                                                                                              |
|       | \ X                                     | operation=4 operation=5                                                                                                                  |
|       | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ |                                                                                                                                          |
|       |                                         |                                                                                                                                          |
|       | ( 53 )                                  | $\left(\begin{array}{c} S4 \end{array}\right) \left(\begin{array}{c} S5 \end{array}\right) \left(\begin{array}{c} S6 \end{array}\right)$ |
|       | $\sim$                                  | $\backslash \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \$                                                                                       |
|       |                                         |                                                                                                                                          |

#### 5 Verification

#### 5.1 Test Bench

#### 5.1.1 Directed Testing

- · System Reset Test
  - Scenario: Verify the system's behavior upon reset.
  - Code Snippet:

```
// System reset scenario
rst = 0; @(negedge clk);
if (state != 7) $display("Test_Failed_for_System_Reset");
```

#### - Description:

The System Reset Test in the ATM system's directed testing is designed to verify the system's behavior following a reset. This scenario involves setting the 'rst' signal to 0 and observing the system's response. The expectation is that the system will enter its default state (represented by state 7 in this context). The test checks if this transition happens correctly upon reset. If the system does not transition to the default state as expected, the test bench outputs a failure message. This test ensures the ATM system can return to a known, stable state after a reset, a crucial aspect for maintaining system reliability and integrity.

#### • Balance Inquiry Test

- Scenario: Verify if the ATM correctly displays the balance.

#### - Code Snippet:

#### - Wave Form:



Figure 1: Balance Inquiry Waveform

#### - Description:

The Verilog code snippet is a testbench featuring a loop that iterates ten times. Within each iteration, variables are initialized, clock synchronization is implemented, and a conditional check occurs. The if condition is triggered when the calculated balance ('balance') differs from the expected balance stored in the 'balance\_database' array for the current iteration index ('i'). If the condition is met, a "Test Failed" message is displayed, indicating a potential discrepancy between the simulated and expected values during the corresponding iteration of the testbench.

#### • Deposit Operation Test

- Scenario: Test the deposit functionality.
- Code Snippet:

- Wave Form:



Figure 2: Deposit Waveform

#### - Description:

The for loop initializes or resets variables for each iteration, such as the reset signal ('rst'), operation code ('operation'), account number ('acc\_num'), PIN ('pin'), deposit amount ('amount'), language preference ('language'), and a new PIN ('Newpin'). The deposit amount is set to 1000 for each iteration. After synchronizing with the clock signal, the if condition is invoked, checking if the calculated balance ('balance') matches the expected balance plus 1000 units, as per the 'balance\_database' array for the current account index ('i'). If the condition is not satisfied, the "Test Failed" message is displayed, indicating a potential issue with the deposit operation for the corresponding account during that cycle of the testbench.

#### · Withdrawal Operation Test

- Scenario: Check the withdrawal process.

#### - Code Snippet:

#### - Wave Form:



Figure 3: Withdraw Waveform

#### - Description:

The for loop iterates ten times, with each iteration initializing or resetting variables such as the reset signal ('rst'), operation code ('operation'), account number ('acc\_num'), PIN ('pin'), withdrawal amount ('amount'), language preference ('language'), and a new PIN ('Newpin'). The withdrawal amount is set to the current balance plus 100 units for each iteration. After synchronizing with the clock signal, the loop completes.

The code doesn't explicitly check for the success or failure of the withdrawal operation. It seems to be setting up a scenario where withdrawal attempts are made for each account with an amount exceeding the current balance. If a failure condition check is required, additional logic would be needed, such as comparing the calculated balance after the withdrawal operation with an expected balance or checking for a specific response from the system.

#### • Change PIN Test

- Scenario: Validate the PIN change operation.

#### - Code Snippet:

```
// Change pin but having the same pin

for ( i = 0; i < 10 ; i = i + 1 ) begin

rst = 1;

operation = 6;

acc_num = acc_num_db[i];

pin = pin_db[i];

amount = 0;

language = 0;

Newpin = pin_db[i];

repeat(4) @(negedge clk);

end
```

#### - Wave Form:



Figure 4: Change pin Waveform

#### - Description:

The for loop iterates ten times, and within each iteration, various variables are initialized or reset, including the reset signal (rst), operation code (operation), account number (acc\_num), current PIN (pin), withdrawal amount (amount), language preference (language), and a new PIN (Newpin). The withdrawal amount is set to 0, indicating a non-monetary transaction. Notably, the new PIN (Newpin) is set to the existing PIN for each account. After synchronizing with the clock signal through the repeat(4) @(negedge clk); statement, the loop completes.

The code simulates a scenario where users attempt to update their PINs to their existing values, and it does not explicitly check for the success or failure of this operation. If checking for a specific response or outcome is needed, additional logic would be required in the testbench.

#### · Invalid PIN Test

- Scenario: Test system response to an incorrect PIN.

#### - Code Snippet:

#### - Wave Form:



Figure 5: Wrong pin Waveform

#### - Description:

The for loop iterates ten times, and within each iteration, various variables are initialized or reset, including the reset signal (rst), operation code (operation), account number (acc\_num), PIN (pin), withdrawal amount (amount), language preference (language), and a new PIN (Newpin). The PIN for each account is set to the reverse of the PIN in pin\_db. After synchronizing with the clock signal through the repeat(4) @(negedge clk); statement, the loop checks if the variable success is not equal to 0. If the condition is true, a "Test Failed" message is displayed. This code simulates a scenario where users attempt to access their accounts with incorrect PINs, and it checks for the success or failure of the access operation. If success is not 0, it indicates a failure, and the "Test Failed" message is displayed. If different criteria or response checking is needed, additional logic would be required in the testbench.

#### 5.1.2 Random Transaction Test

• Scenario: Assess the system's handling of randomized transactions.

#### • Code Snippet:

```
// random testing
for (i = 0; i < 10; i ++) begin
    rst = 1; operation = $urandom_range(3,6);
    acc_num = i+1;
    pin = pin_random[acc_num-1];
    amount = $urandom_range(0,10000);
    language = $urandom_range(0,1);
    Newpin = $urandom_range(1000,9999);
    repeat(4)@(negedge clk);
end</pre>
```

#### • Wave Form:



Figure 6: Randomized Test Waveform

#### • Description:

The for loop iterates ten times, and within each iteration, various variables are initialized or reset using random values. The reset signal (rst) is set to 1 for each iteration. The operation variable is assigned a random value between 3 and 6 using \$urandom\_range. The acc\_num is set to the loop index (i+1), and the pin is assigned a random value from the pin\_random array based on the account number. The amount is set to a random value between 0 and 10000, the language is set to a random value of 0 or 1, and the Newpin is assigned a random value between 1000 and 9999. After initializing the variables, the code synchronizes with the clock signal through the repeat(4)@(negedge clk); statement, and the loop continues.

This code simulates a scenario where random transactions are performed on ten accounts, with various parameters such as operation, account number, PIN, amount, language preference, and new PIN being randomly generated. The purpose seems to be testing the system's response to diverse transaction scenarios. If specific criteria or response checking is needed, additional logic would be required in the testbench.

#### 5.2 Assertions

#### **5.2.1** Types of Assertion

#### 1. Reset Assertions:

#### • Code Snippet:

```
psl rst_assert: assert always((rst == 0) -> next (state==7)) @(
    posedge clk);
```

#### • Description:

The property rst\_assert asserts that under the condition where the reset signal (rst) is equal to 0 (i.e., asserted), it should lead to the next state (state) being equal to 7. This property is expressed using the assert always syntax, indicating that this condition should hold for all possible time instances. The implication operator -> signifies that the subsequent part of the property (next (state == 7)) should hold when the antecedent (rst == 0) is true. The @(posedge clk) at the end indicates that this assertion is triggered on every positive edge of the clock signal (clk).

In simpler terms, this property asserts that whenever the reset signal is asserted, it should result in the system transitioning to state 7 in the next clock cycle. This kind of property is often used in formal verification processes to ensure specific behaviors or conditions in a digital design.

#### 2. Balance Assertions:

#### • Code Snippet:

```
psl show_balance: assert always
((state == 2 && operation == 3) -> next
(balance == balance_database[prev(acc_index)]) abort !rst)
(posedge clk);
```

#### • Description:

The property asserts that under the condition where the current state (state) is equal to 2 and the operation code (operation) is equal to 3 (indicating a balance display operation), it should lead to the next state (state) having a balance equal to the balance stored in the balance\_database array corresponding to the previous account index (prev(acc\_index)). This property is expressed using the assert always syntax, signifying that this condition should hold for all possible time instances. The implication operator -> indicates that the subsequent part of the property (next(balance == balance\_database[prev(acc\_index)])) should hold when the antecedent (state == 2 && operation == 3) is true. The @(posedge clk) at the end specifies that this assertion is triggered on every positive edge of the clock signal (clk).

In simpler terms, this property ensures that when the system is in the state of displaying the balance (state == 2) and the operation is a balance display (operation == 3), the next state should have a balance equal to the balance stored in the database for the account index preceding the current account index. This is a common kind of property used to check correctness in digital design verification.

#### 3. Deposit Assertions:

#### • Code Snippet:

```
psl deposit: assert always((state == 2 && operation ==5)
-> next (balance == (prev(balance) + prev(amount))) abort !rst) @(
    posedge clk);
```

#### • Description:

The property asserts that under the condition where the current state (state) is equal to 2 and the operation code (operation) is equal to 5 (indicating a deposit operation), it should lead to the next state (state) having a balance equal to the previous balance plus the previous deposit amount (prev(balance) + prev(amount)). This property is expressed using the assert always syntax, indicating that this condition should hold for all possible time instances. The implication operator -> signifies that the subsequent part of the property (next(balance == (prev(balance) + prev(amount)))) should hold when the antecedent (state == 2 && operation == 5) is true. The @(posedge clk) at the end specifies that this assertion is triggered on every positive edge of the clock signal (clk).

In simpler terms, this property ensures that when the system is in the state of processing a deposit (state == 2) and the operation is a deposit operation (operation == 5), the next state should have a balance equal to the sum of the previous balance and the amount deposited in the preceding state. This property is a formal way to verify correctness in the behavior of a digital design related to deposit operations.

#### 4. Withdraw Assertions:

#### Code Snippet:

```
psl withdraw: assert always((state == 2 && operation ==4 && (amount <= balance)) -> next
(balance == (prev(balance) - prev(amount))) abort !rst)
@(posedge clk);
```

#### • Description:

The property asserts that under the condition where the current state ('state') is equal to 2, the operation code ('operation') is equal to 4 (indicating a withdrawal operation), and the withdrawal amount ('amount') is less than or equal to the current balance ('amount <= balance'), it should lead to the next state ('state') having a balance equal to the previous balance minus the previous withdrawal amount ('prev(balance) - prev(amount)'). This property is expressed using the 'assert always' syntax, signifying that this condition should hold for all possible time instances. The implication operator '->' indicates that the subsequent part of the property ('next(balance == (prev(balance) - prev(amount)))') should hold when the antecedent ('state == 2 && operation == 4 && (amount <= balance)') is true. The '@(posedge clk)' at the end specifies that this assertion is triggered on every positive edge of the clock signal ('clk').

In simpler terms, this property ensures that when the system is in the state of processing a withdrawal ('state == 2'), the operation is a withdrawal operation ('operation == 4'), and the withdrawal amount is less than or equal to the current balance, the next state should have a balance equal to the previous balance minus the amount withdrawn in the preceding state. This property is a formal way to verify correctness in the behavior of a digital design related to withdrawal operations.

#### 5. Withdraw insufficient funds Assertions:

#### • Code Snippet:

```
psl withdraw_NotSufficientFunds: assert always
((state == 2 && operation ==6 && (amount>balance))
-> next (balance == prev(balance)) abort !rst) @(posedge clk);
```

#### • Description:

The property asserts that under the condition where the current state ('state') is equal to 2, the operation code ('operation') is equal to 6 (indicating a withdrawal operation), and the withdrawal amount ('amount') is greater than the current balance ('amount > balance'), it should lead to the next state ('state') having a balance equal to the previous balance ('prev(balance)'). This property is expressed using the 'assert always' syntax, signifying that this condition should hold for all possible time instances. The implication operator '->' indicates that the subsequent part of the property ('next(balance == prev(balance))') should hold when the antecedent ('state == 2 && operation == 6 && (amount > balance)') is true. The '@(posedge clk)' at the end specifies that this assertion is triggered on every positive edge of the clock signal ('clk').

In simpler terms, this property ensures that when the system is in the state of processing a withdrawal ('state == 2'), the operation is a withdrawal operation with insufficient funds ('operation == 6 && amount > balance'), the next state should have a balance equal to the previous balance. This property is a formal way to verify correctness in the behavior of a digital design related to withdrawal operations with insufficient funds.

#### 6. Assertion Waveform:



#### 5.3 Coverage Report

#### 5.3.1 Coverage for ATM Module

#### 1. Branch Coverage



Figure 7: Branch Coverage

#### 2. Condition Coverage



Figure 8: Condition Coverage

#### 3. Statement Coverage



Figure 9: Statement Coverage

#### 4. Assertion Coverage



#### 5. Toggle Coverage



Figure 10: Toggle Hits



Figure 11: Toggle Misses

#### • Rationale for Toggle Total Misses:

amount[14-15]: The largest binary number that can be expressed with 15 bits,is 111 1111 1111 1111, However,it is impractical for this value to be deposited or withdrawn at an ATM. fd[31-0] / i: 'fd' and 'i' are both integers. 'fd' is utilized to represent file descriptors, while 'i' serves as a counter specifically designed for iterating through 'for' loops.

#### 6. FSM Coverage



Figure 12: FSM Coverage

#### 7. Overall Coverage



Figure 13: ATM Coverage Summary



Figure 14: Authenticator Coverage Summary

## 6 Synthesis

## **6.1 ATM Module Schematic:**



#### **Detailed View:**



#### **6.2** Authenticator Module Schematic:



#### **Detailed View:**



#### 7 Reference Model

#### 7.1 Description

A reference model is a conceptual framework or template that provides a common understanding, structure, and set of guidelines for a particular domain or application. It serves as a reference point to facilitate communication, analysis, and the development of systems or solutions within that domain.

The reference model utilized in this ATM project primarily consists of a Python-based simulation acting as a benchmark for the Verilog hardware description. The Python script serves as a comprehensive simulation environment emulating the ATM's functionality. Through this Python model, user interactions, account operations, and system responses are simulated. Upon receiving user inputs such as account numbers and PINs, the Python script validates these details against a pre-existing dataset, providing a basis for comparison and validation.

Conversely, the Verilog implementation represents the hardware logic of the ATM system. The Verilog code encompasses modules for authentication, state management, and operational functionalities. It employs finite state machines to control and execute ATM operations based on inputs received. The Verilog code interacts with a balance database, managing account balances and processing user requests.

While the Verilog code forms the core hardware description, the Python script acts as a crucial reference model. It facilitates the validation and benchmarking of the Verilog implementation. By comparing the outputs and behaviors of the Verilog hardware with the results obtained from the Python simulation, the team ensures coherence and accuracy in the ATM system's functionalities across both software and hardware domains. And this is done via:

- 1. **generate\_data:** This function reads data from a CSV file named "data.csv" using pd.read\_csv ("Reference\_CodePython\data.csv"). and then returns a DataFrame containing account information, including account numbers, PINs, and balances.
- 2. Writing Inputs and Outputs to CSV Files: The main program includes a loop that captures inputs (account number, amount, operation, pin, new pin, language) in a dictionary named inputs. After the user finishes operations, it creates or appends to CSV files ("inputs.csv" and "outputs.csv") using Pandas DataFrames. Inputs are stored in "inputs.csv," and the outputs (new PIN, amount, operation, success) are stored in "outputs.csv." This allows for easy tracking and analysis of user interactions and system responses.

#### Main:-

```
__name__ == "__main__":
      data = generate_data()
      print("Welcome_to_ATM")
      while True:
          print("Enter_your_card")
          account_number = int(input("Enter_your_account_number:"))
          pin = int(input("Enter_your_pin:_"))
          inputs["Pins"].append(pin)
          inputs["Account"].append(account_number)
          if card_handling(account_number, pin):
              print("Card_accepted")
              operations()
              target_size = len(inputs["Account"])
14
              inputs["Amount"] += [0] * (target_size - len(inputs["Amount"])
              inputs["Newpin"] += [0] * (target_size - len(inputs["Newpin"])
              inputs["Operations"]+=[0] * (target_size - len(inputs["
                  Operations"]))
              data.to_csv("Reference_Code\Python\outputs.csv", header= False
                  , index=False)
              pd.DataFrame(inputs).to_csv("Reference_Code\Python\inputs.csv"
                  , header= False, index=False)
          else:
              print("Cardunotuaccepted")
              print("Please_try_again")
              time.sleep(3)
              os.system("cls")
24
```

- The provided code constitutes a simulated ATM program.
- It initializes data through a function and prompts users in a perpetual loop to input their account number and PIN.
- If the entered card details are accepted, the program acknowledges the acceptance, performs operations through an unspecified function, and updates data and input records in CSV files.
- In case of card rejection, users are prompted to retry after a brief delay. It is essential to ensure the presence of required imports and the necessary implementation of functions like generate\_data() and operations() for the program's proper functionality.

#### **Functions:**

#### 1. Card Handling:-

```
def card_handling(account_number, pin):
    card_accepted = False
    if account_number in data["Account_Number"].values:
        if pin in data[data["Account_Number"] == account_number]["Pin"
            ].values:
            card_accepted = True
return card_accepted
```

- The card\_handling function validates an account number and PIN against a dataset named data.
- It checks the existence of the specified account\_number in the "Account Number" column.
- If the account number exists, it confirms the presence of the provided pin in the corresponding "Pin" column.
- If both conditions are true, card\_accepted is set to True, signaling a valid combination. The function returns this value. Assumes a dataset with columns "Account Number" and "Pin," designed for banking or authentication systems.

#### 2. Choose Language:-

```
def choose_language():
    print("Choose_lyour_language:")
    print("1.__English")
    print("2.__Arabic")
    language_choice = input("Enter_lyour_lchoice_l(1_lor_l2):_|")
    inputs["Language"].append(language_choice)
    if language_choice == "1":
        return "English"
    elif language_choice == "2":
        return "Arabic"
    else:
        print("Invalid_language_lchoice.__Defaulting_lto_English.")
        return "English"
```

- The choose\_language function prompts users to choose between English and Arabic.
- It presents a menu with numeric choices and stores the user's selection in inputs ["Language"].
- The function returns "English" for option 1 and "Arabic" for option 2 after evaluating the input.
- In the case of an invalid choice, it defaults to English, notifying the user. Suitable for language selection in a program, ensuring proper recording of the user's language preference.

#### 3. Operation:-

```
def operations():
      language = choose_language()
      if language == "English":
           instructions = {
               "1": "Change PIN",
               "2": "Withdraw",
               "3": "Deposit",
               "4": "Balance Lnquiry",
               "5": "Exit"
           }
      else:
      while True:
           print("\nChoose_an_option:")
           for key, value in instructions.items():
14
               print(f"{key}.__{value}")
15
           choice = input(f"Enter_your_choice_({language}):__")
           if choice == "1":
               inputs ["Operations"].append(6)
18
               change_pin(account_number)
           elif choice == "2":
               inputs ["Operations"].append(4)
               withdraw(account_number)
               exit()
               break
24
           elif choice == "3":
               inputs["Operations"].append(5)
               deposit(account_number)
           elif choice == "4":
               inputs ["Operations"].append(3)
               balance_enquiry(account_number)
           elif choice == "5":
               exit()
               break
34
           else:
               print("Invalid_option._Please_try_again.")
```

- The operations function manages main ATM operations based on the selected language.
- It displays a menu with options for changing the PIN, withdrawing, depositing, checking the balance, and exiting.
- Using a perpetual loop, it prompts users to choose an option, appending an operation code to inputs ["Operations"].
- The function calls corresponding operations (e.g., change\_pin, withdraw, deposit, balance\_enquiry) based on the user's choice. Note: Assumes existence.

#### 4. Withdraw:-

- The code defines a withdraw function for user withdrawals based on the provided account\_number.
- It prompts for a withdrawal amount, updates the account balance from data, and handles scenarios like invalid amounts and insufficient funds.
- The code assumes a data dataset and uses inputs to track user inputs, necessitating integration into a broader system with proper dataset management.

#### 5. Deposit:-

- The code defines a deposit function allowing users to deposit into an account using the provided account\_number.
- It prompts for a deposit amount, appends it to inputs ["Amount"], and retrieves the account index in the data dataset.
- The function updates the account balance in the dataset by adding the deposited amount, accompanied by a success message displaying the updated balance.
- Assumptions include the existence of a data dataset with columns like "Account Number" and "Balance," and a global variable named inputs for tracking user inputs in a broader system.

#### 6. Balance enquiry:-

```
def balance_enquiry(account_number):
    index = data[data["Account_Number"] == account_number].index[0]
    balance = data.at[index, "Balance"]
    print(f"Your_current_balance_is:_{balance}")
```

- The code defines a balance\_enquiry function for users to check the current balance based on the provided account\_number.
- It retrieves the account index in the data dataset, accesses the current balance, and prints a message displaying the user's account balance.
- The function offers a straightforward means for users, typically in a banking or account management context, to inquire about their account balances.
- Assumptions include the existence of a data dataset with columns like "Account Number" and "Balance," indicating integration into a larger system for proper dataset management.

#### 7. Change pin:-

```
def change_pin(account_number):
     while True:
      old_pin = int(input("Enter_your_old_4-digit_PIN:_"))
      if old_pin in data[data["Account_Number"] == account_number]["Pin"
          ].values:
          print("Old_PIN_verified.")
          break
      else:
          print("Incorrect_old_PIN._Please_try_again.")
     while True:
      new_pin = input("Enter_your_new_4-digit_PIN:__")
      inputs["Newpin"].append(new_pin)
      if new_pin.isdigit() and len(new_pin) == 4:
          index = data[data["Account, Number"] == account_number].index
              [0]
          data.at[index, "Pin"] = int(new_pin)
          print(f"Your_new_PIN_has_been_set_to:_{new_pin}")
          break
18
      else:
19
          print("Invalid_PIN._Please_enter_a_4-digit_number.")
```

- The code defines change\_pin for users to modify their 4-digit PIN.
- Two nested loops ensure accurate old PIN verification and entry of a valid new PIN.
- Users verify the old PIN in the first loop; in the second loop, a new 4-digit PIN is entered and updated in the dataset.
- A success message is displayed once the PIN is changed.

#### 8. Exit:-

```
def exit():
    print("ThankuyouuforuusinguATM.uHaveuaugreatuday!")
    time.sleep(3)
    os.system('cls')
```

- The exit function in the ATM program displays a farewell message.
- It introduces a 3-second delay using time.sleep(3).
- The function clears the console screen with os.system('cls').
- It ensures a courteous exit experience for users.

#### 7.2 Comparing Output with Given Inputs

#### • Brief Description:

We saved the inputs scenario applied to the reference model in a CSV file, preserving the corresponding outputs in a separate CSV file. Subsequently, we applied the same input dataset using inputs CSV file for the Verilog design, conducting a thorough comparison of its outputs with the previously saved reference output file.

#### · Comparing files:

#### - Inputs file:

```
III inputs.csv ×

Reference_Code > Python > III inputs.csv

1 1,500,4,1234,0,1
2 2,0,3,2345,0,1
3 3,0,6,3456,9090,1
4 4,1260,4,4567,0,1
5 5,0,3,5678,0,1
6 6,0,6,6789,1112,1
7 7,6584,5,7890,0,1
8 8,7508,4,8901,0,1
9 9,0,3,9012,0,1
10 10,5123,5,7123,0,1
```

#### - Outputs file:

#### - Database files:



Figure 15: Balance Before



Figure 17: Pins Before



Figure 16: Balance After



Figure 18: Pins After

#### - Comparison transcript:

```
# Account Pin authenticated 5678
                                                                             counter = 0
counter = 0
# counter = 0
# Account Pin authenticated 1234
                                                                             counter =
                                                                             Account Balance:
 counter = 0
                                                                             counter = 0
 counter =
                                                                              Comparing Outputs of Balance for Test Case
                                                                                                                                 5: PASSED
# counter = 0
                                                                             Account Pin authenticated 6789
# Withdrawal successful! New balance:
                                                 500
# counter = 0
                                                                             counter = 0
 Comparing Outputs of Balance for Test Case
                                                            1: PASSED
                                                                              counter = 0
                                                                             PIN changed successfully
Account Pin authenticated 1112
# Account Pin authenticated 2345
# counter = 0
                                                                             counter = 0
# counter = 0
                                                                              Comparing Outputs of Balance for Test Case
                                                                                                                                  6: PASSED
# counter = 0
                                                                             Account Pin authenticated 7890
# Account Balance:
                                                                             counter = 0
counter = 0
 counter = 0
 Comparing Outputs of Balance for Test Case
                                                            2: PASSED
                                                                              counter = 0
                                                                             Deposit successful! New balance:
# Account Pin authenticated 3456
                                                                             counter = 0
Comparing Outputs of Balance for Test Case
# counter = 0
                                                                                                                                 7: PASSED
 counter =
                                                                             Account Pin authenticated 8901
 counter = 0
                                                                             counter = 0
counter = 0
# PIN changed successfully
# Account Pin authenticated 9090
                                                                             counter =
# counter = 0
                                                                             Withdrawal successful! New balance:
 Comparing Outputs of Balance for Test Case
                                                            3: PASSED
                                                                             counter = 0
Comparing Outputs of Balance for Test Case
# Account Pin authenticated 4567
                                                                                                                                 8: PASSED
                                                                             Account Pin authenticated 9012
 counter = 0
 counter = 0
                                                                             counter = 0
counter = 0
 counter = 0
                                                                             counter = 0
 Withdrawal successful! New balance:
                                                                             Account Balance:
                                                                             counter = 0
                                                                              Comparing Outputs of Balance for Test Case
 Comparing Outputs of Balance for Test Case
                                                             4: PASSED
                                                                                                                                 9: PASSED
                                                                             Account Pin authenticated 7123
# Account Pin authenticated 5678
```

(a) Balance Comparison result

(b) Balance Comparison result

```
# Comparing Pins for Test Case
                                        1: PASSED
# Comparing Pins for Test Case
                                        2: PASSED
# Comparing Pins for Test Case
                                        3: PASSED
# Comparing Pins for Test Case
                                        4: PASSED
# Comparing Pins for Test Case
                                        5: PASSED
# Comparing Pins for Test Case
                                        6: PASSED
# Comparing Pins for Test Case
                                        7: PASSED
# Comparing Pins for Test Case
                                        8: PASSED
                                        9: PASSED
# Comparing Pins for Test Case
# Comparing Pins for Test Case
                                       10: PASSED
```

Figure 20: Pins Comparison result