

# 256K SPI Bus Serial EEPROM Extended (-55°C to +125°C) Operating Temperatures

#### **Device Selection Table**

| Part Number | Vcc Range | Page Size | Temp. Ranges | Packages |
|-------------|-----------|-----------|--------------|----------|
| 25LC256     | 2.5V-5.5V | 64 Byte   | M            | MF       |

#### **Features**

#### Maximum Clock 10 MHz

- Low-Power CMOS Technology:
  - Maximum Write current: 5 mA at 5.5V, 10 MHz
  - Read current: 6 mA at 5.5V, 10 MHz
  - Standby current: 1 µA at 5.5V, 85°C
- 32,768 x 8-bit Organization
- · 64-Byte Page
- Self-Timed Erase and Write Cycles (5 ms maximum)
- · Block Write Protection:
  - Protect none, 1/4, 1/2 or all of array
- · Built-In Write Protection:
  - Power-on/off data protection circuitry
  - Write enable latch
  - Write-protect pin
- · Sequential Read
- · High Reliability:
  - Endurance: 1,000,000 erase/write cycles
  - Data retention: >200 yearsESD protection: >4000V
- · Temperature Ranges Supported:
  - Extended (M): -55°C to +125°C
- · RoHS Compliant

#### **Pin Function Table**

| Name | Function           |  |
|------|--------------------|--|
| CS   | Chip Select Input  |  |
| SO   | Serial Data Output |  |
| WP   | Write-Protect      |  |
| Vss  | Ground             |  |
| SI   | Serial Data Input  |  |
| SCK  | Serial Clock Input |  |
| HOLD | Hold Input         |  |
| Vcc  | Supply Voltage     |  |

## **Description**

The Microchip Technology Inc. 25LC256 is a 256 Kbit Serial Electrically Erasable PROM. The memory is accessed via a simple Serial Peripheral Interface (SPI) compatible serial bus. The bus signals required are a clock input (SCK) plus separate data in (SI) and data out (SO) lines. Access to the device is controlled through a Chip Select (CS) input.

Communication to the device can be paused via the hold pin (HOLD). While the device is paused, transitions on its inputs will be ignored, with the exception of Chip Select, allowing the host to service higher priority interrupts.

The 25LC256 is available in the 8-lead DFN package.

#### Package Types (not to scale)



#### 1.0 ELECTRICAL CHARACTERISTICS

# Absolute Maximum Ratings (†)

| Vcc                               | 6.5V              |
|-----------------------------------|-------------------|
| All inputs and outputs w.r.t. Vss | 0.6V to Vcc +1.0V |
| Storage temperature               | 65°C to 150°C     |
| Ambient temperature under bias    | 55°C to 125°C     |
| ESD protection on all pins        | 4 kV              |

**† NOTICE:** Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operational listings of this specification is not implied. Exposure to maximum rating conditions for an extended period of time may affect device reliability.

TABLE 1-1: DC CHARACTERISTICS

| DC CHARACTERISTICS |          | Extended (N                                   | И): TA = -5     | +125°C Vcc = 2.5V to 5.5V |       |                                                   |
|--------------------|----------|-----------------------------------------------|-----------------|---------------------------|-------|---------------------------------------------------|
| Param.<br>No.      | Symbol   | Characteristic                                | Min. Max. Units |                           | Units | Test Conditions                                   |
| D1                 | VIH      | High-Level Input Voltage                      | 0.7 Vcc         | Vcc + 1                   | V     |                                                   |
| D2                 | VIL      | Low-Level Input Voltage                       | -0.3            | 0.3 Vcc                   | V     | Vcc ≥ 2.5V                                        |
| D3                 | VIL      |                                               | -0.3            | 0.2 Vcc                   | V     | Vcc < 2.5V                                        |
| D4                 | Vol      | Low-Level Output Voltage                      | _               | 0.4                       | V     | IOL = 2.1 mA, VCC = 4.5V                          |
| D5                 | Vol      |                                               | _               | 0.2                       | V     | IOL = 1.0 mA, VCC = 2.5V                          |
| D6                 | Voн      | High-Level Output Voltage                     | Vcc - 0.5       | _                         | V     | IOH = -400 μA                                     |
| D7                 | ILI      | Input Leakage Current                         | _               | ±1                        | μA    | CS = Vcc, Vin = Vss or Vcc                        |
| D8                 | ILO      | Output Leakage Current                        | _               | ±1                        | μA    | CS = Vcc, Vout = Vss or Vcc                       |
| D9                 | CINT     | Internal Capacitance (all inputs and outputs) | _               | 7                         | pF    | TA = 25°C, FCLK = 1.0 MHz,<br>VCC = 5.0V (Note 1) |
| D10                | ICCREAD  | Operating Current                             | _               | 6                         | mA    | Vcc = 5.5V; FcLK = 10.0 MHz;<br>SO = Open         |
|                    |          |                                               | _               | 2.5                       | mA    | VCC = 2.5V; FCLK = 5.0 MHz;<br>SO = Open          |
| D11                | ICCWRITE |                                               | _               | 5                         | mA    | Vcc = 5.5V                                        |
|                    |          |                                               | _               | 3                         | mA    | Vcc = 2.5V                                        |
| D12                | Iccs     | Standby Current                               | _               | 5                         | μA    | CS = Vcc = 5.5V, Inputs tied to Vcc or Vss, 125°C |
|                    |          |                                               | _               | 1                         | μA    | CS = Vcc = 5.5V, Inputs tied to Vcc or Vss, 85°C  |

**Note 1:** This parameter is periodically sampled and not 100% tested.

TABLE 1-2: AC CHARACTERISTICS

| AC CHARACTERISTICS |        | Extended (                     | M): TA = | -55°C to | +125°C Vcc = 2.5V to 5.5V |                            |
|--------------------|--------|--------------------------------|----------|----------|---------------------------|----------------------------|
| Param.<br>No.      | Symbol | Characteristic                 | Min.     | Max.     | Units                     | Test Conditions            |
| 1                  | FCLK   | Clock Frequency                | _        | 10       | MHz                       | 4.5V ≤ Vcc ≤ 5.5V          |
|                    |        |                                | _        | 5        | MHz                       | 2.5V ≤ Vcc < 4.5V          |
| 2                  | Tcss   | CS Setup Time                  | 50       | _        | ns                        | 4.5V ≤ Vcc ≤ 5.5V          |
|                    |        |                                | 100      | _        | ns                        | 2.5V ≤ Vcc < 4.5V          |
| 3                  | Тсѕн   | CS Hold Time                   | 100      | _        | ns                        | 4.5V ≤ Vcc ≤ 5.5V          |
|                    |        |                                | 200      | _        | ns                        | 2.5V ≤ Vcc < 4.5V          |
| 4                  | TCSD   | CS Disable Time                | 50       | _        | ns                        |                            |
| 5                  | Tsu    | Data Setup Time                | 10       | _        | ns                        | 4.5V ≤ Vcc ≤ 5.5V          |
|                    |        |                                | 20       | _        | ns                        | 2.5V ≤ Vcc < 4.5V          |
| 6                  | THD    | Data Hold Time                 | 20       | _        | ns                        | 4.5V ≤ Vcc ≤ 5.5V          |
|                    |        |                                | 40       | _        | ns                        | 2.5V ≤ Vcc < 4.5V          |
| 7                  | Tr     | CLK Rise Time                  | _        | 100      | ns                        | Note 1                     |
| 8                  | TF     | CLK Fall Time                  | _        | 100      | ns                        | Note 1                     |
| 9                  | Тні    | Clock High Time                | 50       | _        | ns                        | 4.5V ≤ Vcc ≤ 5.5V          |
|                    |        |                                | 100      | _        | ns                        | 2.5V ≤ Vcc < 4.5V          |
| 10                 | TLO    | Clock Low Time                 | 50       | _        | ns                        | 4.5V ≤ Vcc ≤ 5.5V          |
|                    |        |                                | 100      | _        | ns                        | 2.5V ≤ Vcc < 4.5V          |
| 11                 | TCLD   | Clock Delay Time               | 50       | _        | ns                        |                            |
| 12                 | TCLE   | Clock Enable Time              | 50       | _        | ns                        |                            |
| 13                 | Tv     | Output Valid from Clock<br>Low |          | 50       | ns                        | 4.5V ≤ Vcc ≤ 5.5V          |
|                    |        |                                | _        | 100      | ns                        | 2.5V ≤ Vcc < 4.5V          |
| 14                 | Тно    | Output Hold Time               | 0        | _        | ns                        | Note 1                     |
| 15                 | TDIS   | Output Disable Time            | _        | 40       | ns                        | 4.5V ≤ Vcc ≤ 5.5V (Note 1) |
|                    |        |                                | _        | 80       | ns                        | 2.5V ≤ Vcc < 4.5V (Note 1) |
| 16                 | THS    | HOLD Setup Time                | 20       | _        | ns                        | 4.5V ≤ Vcc ≤ 5.5V          |
|                    |        |                                | 40       | _        | ns                        | 2.5V ≤ Vcc < 4.5V          |
| 17                 | Тнн    | HOLD Hold Time                 | 20       | _        | ns                        | 4.5V ≤ Vcc ≤ 5.5V          |
|                    |        |                                | 40       | _        | ns                        | 2.5V ≤ Vcc < 4.5V          |
| 18                 | THZ    | HOLD Low to Output             | 30       | _        | ns                        | 4.5V ≤ Vcc ≤ 5.5V (Note 1  |
|                    |        | High Z                         | 60       | _        | ns                        | 2.5V ≤ Vcc < 4.5V (Note 1) |
| 19                 | THV    | HOLD High to Output            | 30       | _        | ns                        | 4.5V ≤ Vcc ≤ 5.5V          |
|                    |        | Valid                          | 60       | _        | ns                        | 2.5V ≤ Vcc < 4.5V          |
| 20                 | Twc    | Internal Write Cycle<br>Time   | _        | 5        | ms                        | Note 2                     |
| 21                 |        | Endurance                      | 1M       | _        | E/W<br>Cycles             | 25°C, Vcc = 5.5V (Note 3)  |

**Note 1:** This parameter is periodically sampled and not 100% tested.

**<sup>2:</sup>** Two begins on the rising edge of  $\overline{\text{CS}}$  after a valid write sequence and ends when the internal write cycle is complete.

**<sup>3:</sup>** This parameter is not tested but ensured by characterization. For endurance estimates in a specific application, please consult the Total Endurance™ Model which can be obtained from Microchip's website at www.microchip.com.

TABLE 1-3: AC TEST CONDITIONS

| AC Waveform:                       |         |  |  |  |  |  |
|------------------------------------|---------|--|--|--|--|--|
| VLO = 0.2V                         |         |  |  |  |  |  |
| VHI = VCC - 0.2V                   | Note 1  |  |  |  |  |  |
| VHI = 4.0V                         | Note 2  |  |  |  |  |  |
| CL = 50 pF                         | _       |  |  |  |  |  |
| Timing Measurement Reference Level |         |  |  |  |  |  |
| Input                              | 0.5 Vcc |  |  |  |  |  |
| Output                             | 0.5 Vcc |  |  |  |  |  |

**Note 1:** For Vcc ≤ 4.0V **2:** For Vcc > 4.0V

FIGURE 1-1: HOLD TIMING



FIGURE 1-2: SERIAL INPUT TIMING



# FIGURE 1-3: SERIAL OUTPUT TIMING



#### 2.0 FUNCTIONAL DESCRIPTION

#### 2.1 Principles of Operation

The 25LC256 is a 32,768-byte Serial EEPROM designed to interface directly with the Serial Peripheral Interface (SPI) port of many of today's popular microcontroller families, including Microchip's PIC® microcontrollers. It may also interface with microcontrollers that do not have a built-in SPI port by using discrete I/O lines programmed properly in firmware to match the SPI protocol.

The 25LC256 contains an 8-bit instruction register. The device is accessed via the SI pin, with data being clocked in on the rising edge of SCK. The CS pin must be low and the HOLD pin must be high for the entire operation.

Table 2-1 contains a list of the possible instruction bytes and format for device operation. All instructions, addresses, and data are transferred MSB first, LSB last.

Data  $\underline{(SI)}$  is sampled on the first rising edge of SCK after  $\overline{CS}$  goes low. If the clock line is shared with other peripheral devices on the SPI bus, the user can assert the  $\overline{HOLD}$  input and place the 25LC256 in 'HOLD' mode. After releasing the  $\overline{HOLD}$  pin, operation will resume from the point when the  $\overline{HOLD}$  was asserted.

#### 2.2 Read Sequence

The device is selected by pulling  $\overline{\text{CS}}$  low. The 8-bit READ instruction is transmitted to the 25LC256 followed by the 16-bit address, with the first MSB of the address being a "don't care" bit. After the correct READ instruction and address are sent, the data stored in the memory at the selected address is shifted out on the SO pin. The data stored in the memory at the next address can be read sequentially by continuing to provide clock pulses. The internal Address Pointer is automatically incremented to the next higher address after each byte of data is shifted out. When the highest address is reached (7FFFh), the address counter rolls over to address 0000h allowing the read cycle to be continued indefinitely. The read operation is terminated by raising the  $\overline{\text{CS}}$  pin (Figure 2-1).

#### 2.3 Write Sequence

Prior to any attempt to write data to the 25LC256, the write enable latch must be set by issuing the  $\underline{\mathtt{WREN}}$  instruction (Figure 2-4). This is done by setting  $\overline{CS}$  low and then clocking out the proper instruction into the 25LC256. After all eight bits of the instruction are transmitted, the  $\overline{CS}$  must be brought high to set the write enable latch. If the write operation is initiated immediately after the  $\underline{\mathtt{WREN}}$  instruction without  $\overline{CS}$  being brought high, the data will not be written to the array because the write enable latch will not have been properly set.

Once the write enable <u>latch</u> is set, the user may proceed by setting the  $\overline{\text{CS}}$  low, issuing a WRITE instruction, followed by the 16-bit address, with the first MSB of the address being a "don't care" bit, and then the data to be written. Up to 64 bytes of data can be sent to the device before a write cycle is necessary. The only restriction is that all of the bytes must reside in the same page.

Note:

Page write operations are limited to writing bytes within a single physical page, regardless of the number of bytes actually being written. Physical page boundaries start at addresses that are integer multiples of the page buffer size (or 'page size') and, end at addresses that are integer multiples of page size – 1. If a Page Write command attempts to write across a physical page boundary, the result is that the data wraps around to the beginning of the current page (overwriting data previously stored there), instead of being written to the next page as might be expected. It is therefore necessary for the application software to prevent page write operations that would attempt to cross a page boundary.

For the data to be actually written to the array, the CS must be brought high after the Least Significant bit (D0) of the *n*<sup>th</sup> data byte has been clocked in. If  $\overline{\text{CS}}$  is brought high at any other time, the write operation will not be completed. Refer to Figure 2-2 and Figure 2-3 for more detailed illustrations on the byte write sequence and the page write sequence, respectively. While the write is in progress, the STATUS register may be read to check the status of the WPEN, WIP, WEL, BP1 and BP0 bits (Figure 2-6). A read attempt of a memory array location will not be possible during a write cycle. When the write cycle is completed, the write enable latch is reset.

## **BLOCK DIAGRAM**



TABLE 2-1: INSTRUCTION SET

| Instruction Name | Instruction Format | Description                                               |
|------------------|--------------------|-----------------------------------------------------------|
| READ             | 0000 0011          | Read data from memory array beginning at selected address |
| WRITE            | 0000 0010          | Write data to memory array beginning at selected address  |
| WRDI             | 0000 0100          | Reset the write enable latch (disable write operations)   |
| WREN             | 0000 0110          | Set the write enable latch (enable write operations)      |
| RDSR             | 0000 0101          | Read STATUS register                                      |
| WRSR             | 0000 0001          | Write STATUS register                                     |

FIGURE 2-1: READ SEQUENCE



#### FIGURE 2-2: BYTE WRITE SEQUENCE



#### FIGURE 2-3: PAGE WRITE SEQUENCE



# 2.4 Write Enable (WREN) and Write Disable (WRDI)

The 25LC256 contains a write enable latch. See Table 2-1 for the Write-Protect Functionality Matrix. This latch must be set before any write operation will be completed internally. The  $\mathtt{WREN}$  instruction will set the latch, and the  $\mathtt{WRDI}$  will reset the latch.

The following is a list of conditions under which the write enable latch will be reset:

- Power-up
- WRDI instruction successfully executed
- WRSR instruction successfully executed
- WRITE instruction successfully executed

FIGURE 2-4: WRITE ENABLE SEQUENCE (WREN)



FIGURE 2-5: WRITE DISABLE SEQUENCE (WRDI)



# 2.5 Read Status Register Instruction (RDSR)

The Read Status Register instruction (RDSR) provides access to the STATUS register. The STATUS register may be read at any time, even during a write cycle. The STATUS register is formatted as follows:

TABLE 2-2: STATUS REGISTER

| 7                                       | 6 | 5 | 4 | 3   | 2   | 1   | 0   |
|-----------------------------------------|---|---|---|-----|-----|-----|-----|
| W/R                                     | - | - | - | W/R | W/R | R   | R   |
| WPEN                                    | Х | Х | Х | BP1 | BP0 | WEL | WIP |
| W/R = writable/readable. R = read-only. |   |   |   |     |     |     |     |

The **Write-In-Process (WIP)** bit indicates whether the 25LC256 is busy with a write operation. When set to a '1', a write is in progress, when set to a '0', no write is in progress. This bit is read-only.

The **Write Enable Latch (WEL)** bit indicates the status of the write enable latch and is read-only. When set to a '1', the latch allows writes to the array, when set to a '0', the latch prohibits writes to the array. The state of this bit can always be updated via the WREN or WRDI commands, regardless of the state of write protection on the STATUS register. These commands are shown in Figure 2-4 and Figure 2-5.

The **Block Protection (BP0 and BP1)** bits indicate which blocks are currently write-protected. These bits are set by the user issuing the WRSR instruction. These bits are nonvolatile, and are shown in Table 2-3.

See Figure 2-6 for the RDSR timing sequence.

FIGURE 2-6: READ STATUS REGISTER TIMING SEQUENCE (RDSR)



# 2.6 Write Status Register Instruction (WRSR)

The Write Status Register instruction (WRSR) allows the user to write to the nonvolatile bits in the STATUS register as shown in Table 2-2. The user is able to select one of four levels of protection for the array by writing to the appropriate bits in the STATUS register. The array is divided up into four segments. The user has the ability to write-protect none, one, two, or all four of the segments of the array. The partitioning is controlled as shown in Table 2-3.

The Write-Protect Enable (WPEN) bit is a nonvolatile bit that is available as an enable bit for the  $\overline{\text{WP}}$  pin. The Write-Protect ( $\overline{\text{WP}}$ ) pin and the Write-Protect Enable (WPEN) bit in the STATUS register control the programmable hardware write-protect feature. Hardware write protection is enabled when  $\overline{\text{WP}}$  pin is low and the WPEN bit is high. Hardware write protection is disabled when either the  $\overline{\text{WP}}$  pin is high or the WPEN bit is low. When the chip is hardware write-protected, only writes to nonvolatile bits in the STATUS register are disabled. See Table 2-1 for a matrix of functionality on the WPEN bit.

See Figure 2-7 for the WRSR timing sequence.

**TABLE 2-3: ARRAY PROTECTION** 

| BP1 | BP0 | Array Addresses<br>Write-Protected |
|-----|-----|------------------------------------|
| 0   | 0   | none                               |
| 0   | 1   | upper 1/4<br>(6000h-7FFFh)         |
| 1   | 0   | upper 1/2<br>(4000h-7FFFh)         |
| 1   | 1   | all<br>(0000h-7FFFh)               |

FIGURE 2-7: WRITE STATUS REGISTER TIMING SEQUENCE (WRSR)



Note: An internal write cycle (Twc) is initiated on the rising edge of  $\overline{CS}$  after a valid write STATUS register sequence.

#### 2.7 Data Protection

The following protection has been implemented to prevent inadvertent writes to the array:

- The write enable latch is reset on power-up
- A write enable instruction must be issued to set the write enable latch
- After a byte write, page write or STATUS register write, the write enable latch is reset
- CS must be set high after the proper number of clock cycles to start an internal write cycle
- Access to the array during an internal write cycle is ignored and programming is continued

#### 2.8 Power-On State

The 25LC256 powers on in the following state:

- The device is in low-power Standby mode (CS = 1)
- The write enable latch is reset
- · SO is in high-impedance state
- A high-to-low-level transition on CS is required to enter active state

TABLE 2-1: WRITE-PROTECT FUNCTIONALITY MATRIX

| WEL<br>(SR bit 1) | WPEN<br>(SR bit 7) | WP pin   | Protected Blocks | Unprotected Blocks | STATUS Register |
|-------------------|--------------------|----------|------------------|--------------------|-----------------|
| 0                 | Х                  | Х        | Protected        | Protected          | Protected       |
| 1                 | 0                  | X        | Protected        | Writable           | Writable        |
| 1                 | 1                  | 0 (low)  | Protected        | Writable           | Protected       |
| 1                 | 1                  | 1 (high) | Protected        | Writable           | Writable        |

x = don't care

#### 3.0 PIN DESCRIPTIONS

The descriptions of the pins are listed in Table 3-1.

TABLE 3-1: PIN FUNCTION TABLE

| Name | DFN | Function           |
|------|-----|--------------------|
| CS   | 1   | Chip Select Input  |
| SO   | 2   | Serial Data Output |
| WP   | 3   | Write-Protect Pin  |
| Vss  | 4   | Ground             |
| SI   | 5   | Serial Data Input  |
| SCK  | 6   | Serial Clock Input |
| HOLD | 7   | Hold Input         |
| Vcc  | 8   | Supply Voltage     |

## 3.1 Chip Select (CS)

A low level on this pin selects the device. A high level deselects the device and forces it into Standby mode. However, a programming cycle which is already initiated or in progress will be completed, regardless of the  $\overline{\text{CS}}$  input signal. If  $\overline{\text{CS}}$  is brought high during a program cycle, the device will go into Standby mode as soon as the programming cycle is complete. When the device is deselected, SO goes to the high-impedance state, allowing multiple parts to share the same SPI bus. A low-to-high transition on  $\overline{\text{CS}}$  after a valid write sequence initiates an internal write cycle. After powerup, a low level on  $\overline{\text{CS}}$  is required prior to any sequence being initiated.

### 3.2 Serial Output (SO)

The SO pin is used to transfer data out of the 25LC256. During a read cycle, data is shifted out on this pin after the falling edge of the serial clock.

# 3.3 Write-Protect (WP)

This pin is used in conjunction with the WPEN bit in the STATUS register to prohibit writes to the nonvolatile bits in the STATUS register. When  $\overline{\text{WP}}$  is low and WPEN is high, writing to the nonvolatile bits in the STATUS register is disabled. All other operations function normally. When  $\overline{\text{WP}}$  is high, all functions, including writes to the nonvolatile bits in the STATUS register, operate normally. If the WPEN bit is set,  $\overline{\text{WP}}$  low during a STATUS register write sequence will disable writing to the STATUS register. If an internal write cycle has already begun,  $\overline{\text{WP}}$  going low will have no effect on the write.

The  $\overline{\text{WP}}$  pin function is blocked when the WPEN bit in the STATUS register is low. This allows the user to install the 25LC256 in a system with  $\overline{\text{WP}}$  pin grounded and still be able to write to the STATUS register. The  $\overline{\text{WP}}$  pin functions will be enabled when the WPEN bit is set high.

#### 3.4 Serial Input (SI)

The SI pin is used to transfer data into the device. It receives instructions, addresses and data. Data is latched on the rising edge of the serial clock.

#### 3.5 Serial Clock (SCK)

The SCK is used to synchronize the communication between a master and the 25LC256. Instructions, addresses or data present on the SI pin are latched on the rising edge of the clock input, while data on the SO pin is updated after the falling edge of the clock input.

## 3.6 Hold (HOLD)

The HOLD pin is used to suspend transmission to the 25LC256 while in the middle of a serial sequence without having to retransmit the entire sequence again. It must be held high any time this function is not being used. Once the device is selected and a serial sequence is underway, the HOLD pin may be pulled low to pause further serial communication without resetting the serial sequence. The HOLD pin must be brought low while SCK is low, otherwise the HOLD function will not be invoked until the next SCK high-tolow transition. The 25LC256 must remain selected during this sequence. The SI, SCK and SO pins are in a high-impedance state during the time the device is paused and transitions on these pins will be ignored. To resume serial communication, HOLD must be brought high while the SCK pin is low, otherwise serial communication will not resume. Lowering the HOLD line at any time will tri-state the SO line.

#### 4.0 PACKAGING INFORMATION

## 4.1 Package Marking Information





#### Example



**Legend:** XX...X Part number or part number code T Temperature (M)

Y Year code (last digit of calendar year)

YY Year code (last 2 digits of calendar year)
WW Week code (week of January 1 is week '01')

NNN Alphanumeric traceability code (2 characters for small packages)

(e3) JEDEC<sup>®</sup> designator for Matte Tin (Sn)

**Note**: For very small packages with no room for the JEDEC<sup>®</sup> designator

(e3), the marking will only appear on the outer carton or reel label.

Note: In the event the full Microchip part number cannot be marked on one line, it will

be carried over to the next line, thus limiting the number of available

characters for customer-specific information.

## 8-Lead Plastic Dual Flat, No Lead Package (MF) – 6x5 mm Body [DFN-S]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                        | Units    | MILLIMETERS |          |      |
|------------------------|----------|-------------|----------|------|
| Dimension              | n Limits | MIN         | NOM      | MAX  |
| Number of Pins         | N        |             | 8        |      |
| Pitch                  | е        |             | 1.27 BSC |      |
| Overall Height         | Α        | 0.80        | 0.85     | 1.00 |
| Standoff               | A1       | 0.00        | 0.01     | 0.05 |
| Contact Thickness      | А3       | 0.20 REF    |          |      |
| Overall Length         | D        |             | 5.00 BSC |      |
| Overall Width          | Е        |             | 6.00 BSC |      |
| Exposed Pad Length     | D2       | 3.90        | 4.00     | 4.10 |
| Exposed Pad Width      | E2       | 2.20        | 2.30     | 2.40 |
| Contact Width          | b        | 0.35        | 0.40     | 0.48 |
| Contact Length         | L        | 0.50        | 0.60     | 0.75 |
| Contact-to-Exposed Pad | K        | 0.20        | _        | _    |

#### Notes:

- 1. Pin 1 visual index feature may vary, but must be located within the hatched area.
- 2. Package may have one or more exposed tie bars at ends.
- 3. Package is saw singulated.
- 4. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-122B

## 8-Lead Plastic Dual Flat, No Lead Package (MF) - 6x5 mm Body [DFN-S]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



#### RECOMMENDED LAND PATTERN



| Units                      |    | MILLIMETERS |      |      |
|----------------------------|----|-------------|------|------|
| Dimension Limits           |    | MIN         | NOM  | MAX  |
| Contact Pitch E            |    | 1.27 BSC    |      |      |
| Optional Center Pad Width  | W2 |             |      | 2.40 |
| Optional Center Pad Length | T2 |             |      | 4.10 |
| Contact Pad Spacing        | С  |             | 5.60 |      |
| Contact Pad Width (X8)     | X1 |             |      | 0.45 |
| Contact Pad Length (X8)    | Y1 |             |      | 1.10 |

#### Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2122A

# **APPENDIX A: REVISION HISTORY**

**Revision A (02/2017)** 

Initial release of this document.

# 25LC256

NOTES:

#### THE MICROCHIP WEBSITE

Microchip provides online support via our website at www.microchip.com. This website is used as a means to make files and information easily available to customers. Accessible by using your favorite Internet browser, the website contains the following information:

- Product Support Data sheets and errata, application notes and sample programs, design resources, user's guides and hardware support documents, latest software releases and archived software
- General Technical Support Frequently Asked Questions (FAQ), technical support requests, online discussion groups, Microchip consultant program member listing
- Business of Microchip Product selector and ordering guides, latest Microchip press releases, listing of seminars and events, listings of Microchip sales offices, distributors and factory representatives

# CUSTOMER CHANGE NOTIFICATION SERVICE

Microchip's customer notification service helps keep customers current on Microchip products. Subscribers will receive e-mail notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest.

To register, access the Microchip website at www.microchip.com. Under "Support", click on "Customer Change Notification" and follow the registration instructions.

#### **CUSTOMER SUPPORT**

Users of Microchip products can receive assistance through several channels:

- · Distributor or Representative
- · Local Sales Office
- Field Application Engineer (FAE)
- · Technical Support

Customers should contact their distributor, representative or Field Application Engineer (FAE) for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in the back of this document.

Technical support is available through the website at: http://microchip.com/support

# 25LC256

NOTES:

## PRODUCT IDENTIFICATION SYSTEM

To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.

| PART NO. Device       | [X] <sup>(</sup><br>Tape and<br>Optio | d Reel Temperature Package                         |
|-----------------------|---------------------------------------|----------------------------------------------------|
| Device:               | 25LC256                               | 256 Kbit, 2.5V, 64-Byte Page, SPI Serial<br>EEPROM |
| Tape & Reel:          | Blank =<br>T =                        | (4)                                                |
| Temperature<br>Range: | M =                                   | -55°C to +125°C                                    |
| Package:              | MF =                                  | Micro Lead Frame (6 x 5 mm body), 8-lead           |

#### Examples:

- 25LC256-M/MF = 256 Kbit, 2.5V Serial EEPROM, Extended temp., DFN package.
- b) 25LC256T-M/MF = 256 Kbit, 2.5V Serial EEPROM, Tape & Reel, Extended temp., DFN package.
- Note 1: Tape and Reel identifier only appears in the catalog part number description. This identifier is used for ordering purposes and is not printed on the device package. Check with your Microchip Sales Office for package availability with the Tape and Reel option.

# 25LC256

NOTES:

#### Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.

# QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV = ISO/TS 16949=

#### **Trademarks**

The Microchip name and logo, the Microchip logo, AnyRate, AVR, AVR logo, AVR Freaks, BeaconThings, BitCloud, CryptoMemory, CryptoRF, dsPIC, FlashFlex, flexPWR, Heldo, JukeBlox, KEELOQ, KEELOQ logo, Kleer, LANCheck, LINK MD, maXStylus, maXTouch, MediaLB, megaAVR, MOST, MOST logo, MPLAB, OptoLyzer, PIC, picoPower, PICSTART, PIC32 logo, Prochip Designer, QTouch, RightTouch, SAM-BA, SpyNIC, SST, SST Logo, SuperFlash, tinyAVR, UNI/O, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

ClockWorks, The Embedded Control Solutions Company, EtherSynch, Hyper Speed Control, HyperLight Load, IntelliMOS, mTouch, Precision Edge, and Quiet-Wire are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, AnyIn, AnyOut, BodyCom, chipKIT, chipKIT logo, CodeGuard, CryptoAuthentication, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, EtherGREEN, In-Circuit Serial Programming, ICSP, Inter-Chip Connectivity, JitterBlocker, KleerNet, KleerNet logo, Mindi, MiWi, motorBench, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, PureSilicon, QMatrix, RightTouch logo, REAL ICE, Ripple Blocker, SAM-ICE, Serial Quad I/O, SMART-I.S., SQI, SuperSwitcher, SuperSwitcher II, Total Endurance, TSHARC, USBCheck, VariSense, ViewSpan, WiperLock, Wireless DNA, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

 $\ensuremath{\mathsf{SQTP}}$  is a service mark of Microchip Technology Incorporated in the U.S.A.

Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries.

GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies

© 2017, Microchip Technology Incorporated, All Rights Reserved. ISBN: 978-1-5224-1377-6



# **Worldwide Sales and Service**

#### **AMERICAS**

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support:

http://www.microchip.com/ support

Web Address: www.microchip.com

Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

**Austin, TX** Tel: 512-257-3370

Boston

Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL

Tel: 630-285-0071 Fax: 630-285-0075

**Dallas** Addison, TX Tel: 972-818-7423

Fax: 972-818-2924 **Detroit** Novi, MI

Tel: 248-848-4000

Houston, TX Tel: 281-894-5983

Indianapolis Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453

Fax: 317-773-5453 Tel: 317-536-2380 **Los Angeles** 

Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 Tel: 951-273-7800

Raleigh, NC Tel: 919-844-7510

New York, NY

Tel: 631-435-6000 San Jose, CA

Tel: 408-735-9110 Tel: 408-436-4270

**Canada - Toronto** Tel: 905-695-1980 Fax: 905-695-2078

#### ASIA/PACIFIC

Asia Pacific Office Suites 3707-14, 37th Floor Tower 6, The Gateway Harbour City, Kowloon

Hong Kong Tel: 852-2943-5100 Fax: 852-2401-3431

**Australia - Sydney** Tel: 61-2-9868-6733 Fax: 61-2-9868-6755

**China - Beijing** Tel: 86-10-8569-7000 Fax: 86-10-8528-2104

**China - Chengdu** Tel: 86-28-8665-5511 Fax: 86-28-8665-7889

**China - Chongqing** Tel: 86-23-8980-9588 Fax: 86-23-8980-9500

**China - Dongguan** Tel: 86-769-8702-9880

**China - Guangzhou** Tel: 86-20-8755-8029

**China - Hangzhou** Tel: 86-571-8792-8115 Fax: 86-571-8792-8116

**China - Hong Kong SAR** Tel: 852-2943-5100 Fax: 852-2401-3431

**China - Nanjing** Tel: 86-25-8473-2460 Fax: 86-25-8473-2470

**China - Qingdao** Tel: 86-532-8502-7355 Fax: 86-532-8502-7205

**China - Shanghai** Tel: 86-21-3326-8000 Fax: 86-21-3326-8021

China - Shenyang Tel: 86-24-2334-2829 Fax: 86-24-2334-2393

**China - Shenzhen** Tel: 86-755-8864-2200 Fax: 86-755-8203-1760

**China - Wuhan** Tel: 86-27-5980-5300 Fax: 86-27-5980-5118

**China - Xian** Tel: 86-29-8833-7252 Fax: 86-29-8833-7256

#### ASIA/PACIFIC

**China - Xiamen** Tel: 86-592-2388138 Fax: 86-592-2388130

**China - Zhuhai** Tel: 86-756-3210040 Fax: 86-756-3210049

India - Bangalore Tel: 91-80-3090-4444 Fax: 91-80-3090-4123

India - New Delhi Tel: 91-11-4160-8631 Fax: 91-11-4160-8632

India - Pune Tel: 91-20-3019-1500

**Japan - Osaka** Tel: 81-6-6152-7160 Fax: 81-6-6152-9310

**Japan - Tokyo** Tel: 81-3-6880- 3770 Fax: 81-3-6880-3771

**Korea - Daegu** Tel: 82-53-744-4301 Fax: 82-53-744-4302

**Korea - Seoul** Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934

**Malaysia - Kuala Lumpur** Tel: 60-3-6201-9857 Fax: 60-3-6201-9859

**Malaysia - Penang** Tel: 60-4-227-8870 Fax: 60-4-227-4068

**Philippines - Manila** Tel: 63-2-634-9065 Fax: 63-2-634-9069

**Singapore** Tel: 65-6334-8870 Fax: 65-6334-8850

**Taiwan - Hsin Chu** Tel: 886-3-5778-366 Fax: 886-3-5770-955

Taiwan - Kaohsiung Tel: 886-7-213-7830

**Taiwan - Taipei** Tel: 886-2-2508-8600 Fax: 886-2-2508-0102

**Thailand - Bangkok** Tel: 66-2-694-1351 Fax: 66-2-694-1350

#### **EUROPE**

**Austria - Wels** Tel: 43-7242-2244-39 Fax: 43-7242-2244-393

**Denmark - Copenhagen** Tel: 45-4450-2828 Fax: 45-4485-2829

Finland - Espoo Tel: 358-9-4520-820

France - Paris
Tel: 33-1-69-53-63-20
Fax: 33-1-69-30-90-79

France - Saint Cloud Tel: 33-1-30-60-70-00

**Germany - Garching** Tel: 49-8931-9700 **Germany - Haan** Tel: 49-2129-3766400

Germany - Heilbronn Tel: 49-7131-67-3636

Germany - Karlsruhe Tel: 49-721-625370

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

Germany - Rosenheim Tel: 49-8031-354-560

Israel - Ra'anana Tel: 972-9-744-7705

Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781

Italy - Padova Tel: 39-049-7625286

**Netherlands - Drunen** Tel: 31-416-690399 Fax: 31-416-690340

Norway - Trondheim Tel: 47-7289-7561

Poland - Warsaw Tel: 48-22-3325737

Romania - Bucharest Tel: 40-21-407-87-50

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

Sweden - Gothenberg Tel: 46-31-704-60-40

Sweden - Stockholm Tel: 46-8-5090-4654

**UK - Wokingham** Tel: 44-118-921-5800 Fax: 44-118-921-5820