

# PCI-Compliant Target Device

{Implementation Using Verilog}

Report on CSE311 project

G5

| Presented by:                        | IDS     |
|--------------------------------------|---------|
| Ahmed Essam El-Din Ahmed El-Mogy     | 1300151 |
| Islam Mohammed Abdel-Aziz Abdel-Aal  | 1700253 |
| Islam Hisham Mohammed Abul-Fadl Awad | 1700258 |
| Ahmed Saved Aahed Ahmed              | 1700078 |

### Contents

| 1. Intr | L. Introduction                             |    |  |
|---------|---------------------------------------------|----|--|
| 1.1     | Overview                                    | 3  |  |
| 1.2     | Block Diagram                               | 4  |  |
| 1.3     | Addresses                                   | 4  |  |
| 2. Mu   | ltiple Instances                            | 5  |  |
| 2.1     | Configuration of the 3 instances            | 5  |  |
| 2.2     | Memory write / read on the 3 devices        | 7  |  |
| 3. Sim  | ple Byte Enable Test                        | 8  |  |
| 4. Ena  | bling 64-bit Transactions                   | 8  |  |
| 5. Wri  | te and read data bigger than cash line size | 9  |  |
| 6. I/O  | Read and I/O Write                          | 10 |  |
| 7. Dua  | al Address Target                           | 11 |  |
| 8. App  | pendix: Who did what                        | 12 |  |

### 1. Introduction

Hardware description languages (HDLs) like Verilog and VHDL are of extreme importance to the industry of hardware design when it comes to verifying the functionality of the system before the implementation phase. This project focuses on using Verilog HDL to design a PCI-bus-compliant-target (slave) I/O device.

#### 1.1 Overview

The project has in total 5 Verilog code files including: 1 source code file named "Target\_IO.v" and 4 testbench files divided based on the functionality and test scenarios implemented on differently configured instances.



Figure 1 Verilog files in the project

### 1.2 Block Diagram

This Target module internal blocks are designed to be implemented as shown:



Figure 2 Block diagram of the Target Module

### 1.3 Addresses

The target device in this project is designed to have 4 DWORDs for the internal buffer and similar for the additional buffer.

All instances of the target module are configured so that for each device: the first address least significant 2 bits are 00, so we can take the lower 2 bits as a pointer to certain register in the buffer.

Based on that, the addresses of the 4 registers share the same highest 30 bits, so the target only need to match this shared 30 bits with the coming address.

11

| First 30 bits | 01 |  |
|---------------|----|--|
|               | 10 |  |

Figure 3 Sample Buffer Address

# 2. Multiple Instances

A scenario where 3 instances are created, configured, and done on them Memory write and read operations.



Figure 4 Three Target devices diagram

### 2.1 Configuration of the 3 instances

**First**, we send a **Configuration\_Read** command to read the cash line sizes for the 3 devices, to know how much space the device needs to store its buffer addresses. And we communicate with each of them through asserting its slot's IDSEL port.

Normally, the configuration space is 256 bytes, we did a simplified version of it with 6 registers divided as shown:



Figure 5 Configuration memory

During the transaction address phase we send the register address in the configuration space with byte-enabling the needed half (in this case second half of the first register). The data to be sent in the address phase on AD port is as shown:



Figure 6 AD address data during Configuration Read

The wave form of the configuration read transaction for the 3 instances is shown below:



Figure 7 Configuration Read

We then allocate addresses on the Memory to the buffers of each instances.

**Then,** we send **Configuration\_Write** command to put these addresses on the Base Address Registers on the Configuration spaces of each instance.

We also send the type of the mapping of addresses whether it's memory mapped or IO mapped to the address mapping type on the configuration space.



Figure 8 Configuration Write

### 2.2 Memory write / read on the 3 devices

After we've done with configuration, we did simple Write then Read operations to test what we've done and the address calling...

Writing 4 DWORDs on the 3 instances:



Figure 9 Memory Write

### And then reading them:



Figure 10 Memory Read

# 3. Simple Byte Enable Test

A scenario where we write four words on the target and then read the second two and with the Byte Enable referring to the lower 16 bits:



Figure 11 Memory Write then Read transaction with Byte Enabling

# 4. Enabling 64-bit Transactions

A scenario where we write four 64-bits words on a target and then read them,: testing the functionality of enabling 64-bit transactions through asserting REQ64#.



Figure 12 64-bit Memory Write and Read

# 5. Write and read data bigger than cash line size

A scenario where we attempt to write 12 words on a target and then read what it's supposed to have written which is 8 (4 on the Buffer, and 4 on the Additional Buffer),: testing the functionality of the response of asserting TRDY# and STOP# ports.

**First**: Attempting to write 12 words: TRDY# is asserted high upon receiving the fourth word to fetch data on the additional buffer, and then after words STOP# is asserted low to force the master to stop the transaction which it does after one cycle.



Figure 13 Memory Writing 8 words

#### **Then**, Reading 8 words to receive the written data:



Figure 14 Reading 8 words

### 6. I/O Read and I/O Write

A scenario where we make 2 instances of the target, one we tell it is memory mapped through configuration, with its addresses been put on a memory called "Memory Address Space", and the other instance we tell it is I/O mapped through configuration with its addresses been put on a memory called "IO Address Space". But the addresses are the same for two of them.

Then we do Memory Write and Memory Read on the first one. And then do IO Write and IO Read on the second one through the same address: Testing the ability of the device to start implementing only commands that target it based on its address space type.

**First**, Memory Writing and Reading on the Memory mapped same address target:



Figure 15 Memory Writing and Reading

**Second**, I/O Writing and Reading on the I/O mapped same address target:



Figure 16 IO Read and Write

# 7. Dual Address Target

A scenario where we make an instance and configure it's addresses to be stored on 64-bits. And then Writing 4 words on it: Testing the command Dual Address which signals to the target to hold to receive second half then receive the command.



Figure 17 Dual Address Write

# 8. Signal Description

| Bar Type        | Memory mapped (0) or IO mapped (1)          |
|-----------------|---------------------------------------------|
| Targeted        | Address is matched                          |
| Transaction     | Frame is low                                |
| Transaction End | Last word to be written                     |
| Dual Cycle Flag | Hold for the other half of 64-bit addresses |
| Enable 64       | Enabling 64-bit Transactions                |
| PCI slot select | Targeting the device while configuration    |
| Config End      | Last word in configuration to be written    |

# 9. Appendix: Who did what

#### Ahmed Essam El-Din Ahmed El-Mogy

- Memory Write, IO write, IO Read, Config. Read/
  Write, Mem Read Multiple.
- Test benches for the mentioned commands.

#### Islam Mohammed Abdel-Aziz Abdel-Aal

- Dual Address, 64-bit enabling.
- Test benches for the mentioned command and 64-bit enabling.

#### Ahmed Sayed Aabed Ahmed

- Memory Read.
- Write Multiple (TRDY# and STOP# timing).

#### Islam Hisham Mohammed Abul-Fadl Awad

- Testbench Memory Read.
- Testbenches for asserting TRDY in different commands.

### 10. Additional Information

- We designed the target module as a FSM (Finite State Machine) with type Meely as its output depends on the state and the incoming signals.
- All the transactions made in this report are made on 32 bits ignoring the high 32 bits except for the case with the 64-bit enabling.