# **CSE 315: Computer Organization**

# Sheet 3

| I)    | A character x can be stored at location in the memory of a M processor.                                                               |                       |                                         |                     |  |  |  |
|-------|---------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-----------------------------------------|---------------------|--|--|--|
|       | a) 1007 <sub>10</sub>                                                                                                                 | b) FAFC <sub>16</sub> | c) 111100 <sub>2</sub>                  | d) all the previous |  |  |  |
| II)   | An instruction for a MIPS processor can be stored at location the memory.                                                             |                       |                                         |                     |  |  |  |
|       | a) 4 <sub>10</sub>                                                                                                                    | b) FAFCFFFF           | 00 <sub>16</sub> c) 111101 <sub>2</sub> | d) all the previous |  |  |  |
| III)  | The destination in a MIPS arithmetic instruction is                                                                                   |                       |                                         |                     |  |  |  |
|       | a) a memory le                                                                                                                        | ocation b) a registe  | er c) the stack                         | d) the instruction  |  |  |  |
| IV)   | The destination in a MIPS sw instruction is                                                                                           |                       |                                         |                     |  |  |  |
|       | a) a memory l                                                                                                                         | ocation b) a registe  | er c) the stack                         | d) the instruction  |  |  |  |
| V)    | Of the following, is an immediate instruction.                                                                                        |                       |                                         |                     |  |  |  |
|       | a) add                                                                                                                                | b) lui                | c) lw                                   | d) sub              |  |  |  |
| VI)   | Of the following, is a data transfer instruction.                                                                                     |                       |                                         |                     |  |  |  |
|       | a) add                                                                                                                                | b) lui                | c) lw                                   | d) sub              |  |  |  |
| VII)  | Of the following, has no immediate version.                                                                                           |                       |                                         |                     |  |  |  |
|       | a) add                                                                                                                                | b) and                | c) or                                   | d) sub              |  |  |  |
| VIII) | R-type instructions can use up to register(s).                                                                                        |                       |                                         |                     |  |  |  |
|       | a) one                                                                                                                                | b) two                | c) three                                | d) four             |  |  |  |
| IX)   | The MIPS instruction lui can be equivalent to an addi instruction followed b instruction.                                             |                       |                                         |                     |  |  |  |
|       | a) sll                                                                                                                                | b) srl                | c) sra                                  | d) all the previous |  |  |  |
| X)    | The minimum number of MIPS assembly instructions needed to v  A[100] = A[0] + 100, where A is an integer array with base saved in \$s |                       |                                         |                     |  |  |  |
|       | a) one                                                                                                                                | b) two                | c) three                                | d) five             |  |  |  |

| XI)    | The minimum number of MIPS assembly instructions need A[i] = A[i] + 100, where A is an integer array with base sinstruction(s).                                        |                                |                    |                                                            |        |  |  |
|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|--------------------|------------------------------------------------------------|--------|--|--|
|        | a) one                                                                                                                                                                 | b) two                         | c) three           | d) five                                                    |        |  |  |
| XII)   | The minimum number of MIPS assembly instructions needed to write $f = a + b + c - d$ , where a, b, c, d, and f are all in registers, is instruction(s).                |                                |                    |                                                            |        |  |  |
|        | a) one                                                                                                                                                                 | b) two                         | c) three           | d) five                                                    |        |  |  |
| XIII)  | The minimum number of MIPS assembly instructions needed to write if $(x < y)$ then $z = 1$ ; else $z = 0$ , where x, y, and z are all in registers, is instruction(s). |                                |                    |                                                            |        |  |  |
|        | a) one                                                                                                                                                                 | b) two                         | c) three           | d) five                                                    |        |  |  |
| XIV)   | XIV) The largest immediate operand for a MIPS addi instruction is be                                                                                                   |                                |                    |                                                            |        |  |  |
|        | a) 2 <sup>12</sup>                                                                                                                                                     | b) 2 <sup>15</sup>             | c) 2 <sup>16</sup> | d) 2 <sup>32</sup>                                         |        |  |  |
| XV)    | andi instruction is bou                                                                                                                                                | nded by                        |                    |                                                            |        |  |  |
|        | a) 2 <sup>12</sup>                                                                                                                                                     | b) 2 <sup>15</sup>             | c) 2 <sup>16</sup> | d) 2 <sup>32</sup>                                         |        |  |  |
| XVI)   | If we need to set the least significant 2 bits of register \$s0, the mask should be                                                                                    |                                |                    |                                                            |        |  |  |
|        | a) 3 <sub>10</sub>                                                                                                                                                     | b) FFFFFFC                     | c) 11 <sub>8</sub> | d) none of the prev                                        | ious   |  |  |
| XVII)  | If we need to set the least significant 2 bits of register \$s0, we should use a MIPS instruction.                                                                     |                                |                    |                                                            |        |  |  |
|        | a) and                                                                                                                                                                 | b) or                          | c) ori             | d) Answer (b) or Answe                                     | r (c)  |  |  |
| XVIII) | If we need to se                                                                                                                                                       | et the most signifinstruction. | icant 2 bits of re | egister \$s0, we should use                                | a MIPS |  |  |
|        | a) and                                                                                                                                                                 | b) or                          | c) ori             | d) Answer (b) or Answe                                     | r (c)  |  |  |
|        | •                                                                                                                                                                      | •                              | •                  | nory location at $C[0]$ constant $A$ and $B$ are $0.00000$ |        |  |  |

2. For the following C-Level logical statements, if the memory location at C[0] contains the integer value 0x00001234, and the initial integer value of A and B are 0x00000000 and 0x00002222, what is the result value of A in each case? Write a minimal sequence of MIPS assembly instructions that does the identical operation. Show the bit-level representation for the instructions you wrote.

a. A = B & C[0];

```
b. A = A ? B : C[0];
```

#### Solution:

The result value of *A*:

- a. 0x00000220
- b. 0x00001234

The equivalent MIPS instructions:

```
Assuming$t1 = A, $t2 = B, and $s1 = base of Array C,
```

a. lw \$t3,0(\$s1) and \$t1,\$t2,\$t3

b. beq \$t1,\$0,ELSE add \$t1,\$t2,\$0 j END ELSE: lw \$t1,0(\$s1) END:

The bit-level representation of the instructions:

3. Assume that A is a 10-integer array whose starting address is in register \$s0. The values 1 to 10 are stored in A in ascending order. Assume that B is another 10-integer array whose starting address is in register \$s1. \$s0 and \$s1 contain the values 1000 and 2000 respectively. Consider the following MIPS code:

```
$t0, $s0, $zero
     add
     addi $t1, $zero, 9
     sll
           $t1, $t1, 2
           $t1, $t1, $s1
     add
L1:
           $t2, 0($t0)
     lw
     SW
           $t2, 0($t1)
     addi $t0, $t0, 4
     addi $t1, $t1, -4
     slt
           $t3, $t1, $s1
           $t3, $zero, L1
```

- a. What are the contents of \$t0, \$t1, \$t2, \$t3 at the end of the program above?
- b. What are the contents of arrays A and B at the end of the program?

- c. How many instructions were executed in total?
- d. Does the above code correspond to accessing arrays using indices or using pointers?

#### **Solution:**

- a. \$t0 = 1040, \$t1 = 1996, \$t2 = 10, \$t3 = 1
- b. Array A contains the values {1, 2, 3, 4, 5, 6, 7, 8, 9, 10} Array B contains the values {10, 9, 8, 7, 6, 5, 4, 3, 2, 1}
- c. The number of instructions executed = 4 + 6 \* 10 = 64 instructions
- d. It corresponds to using pointers
- 4. For the each of the following C code statements, draw a control-flow graph of the C code. Translate the C code to MIPS assemble code, using the minimum number of instructions, Assume that the value a, b, i are in registers \$s0, \$s1, \$t0, respectively. Also, assume that register \$s2 holds the base address of the array D. How many MIPS instructions does it take to implement the C code? If the variables a and b are initialized to b0 and b1 and b3 and b4 are initially b5, what is the total number of MIPS instructions that is executed to complete the loop?
  - a. for (i = 0; i < 10; i + +) a += b;b.  $while (a < 10) \{$ D[a] = b + a; a += 1; $\}$

#### **Solution:**

The Control-Flow graph:

a.



b.



## The equivalent MIPS instructions:

```
a. addi $t0,$0,0

j TEST

LOOP: add $s0,$s0,$s1

addi $t0,$t0,1

TEST: slti $t2,$t0,10

bne $t2,$0,LOOP
```

OR

```
addi $t0, $0,0

LOOP: slti $t2, $t0, 10

beq $t2, $0, END

add $s0, $s0, $s1

addi $t0, $t0, 1

j LOOP

END:
```

b. LOOP: slti \$t2,\$s0,10

beq \$t2,\$0,DONE

add \$t3,\$s1,\$s0

sll \$t2,\$s0,2

add \$t2,\$s2,\$t2

sw \$t3,0(\$t2)

addi \$s0,\$s0,1

j LOOP

DONE:

The number of MIPS instructions:

- a. 6 instructions to implement and 44 instructions executed (Or 53 instructions in case of the second solution)
- b. 8 instructions to implement and 2 instructions executed

5. For the following MIPS assembly code fragments, what is the total number of MIPS instructions executed? Translate the loops below to C code. Assume that i is held in register t1, s2 holds t3 holds the base address of the integer array t4. Rewrite the MIPS code to reduce the number of MIPS instructions executed.

```
a. addi $t1,$0,100

LOOP: lw $s1,0($s0)

add $s2,$s2,$s1

addi $s0,$s0,4

subi $t1,$t1,1

bne $t1,$0,LOOP
```

```
b. addi $t1, $s0, 400

LOOP: lw $s1, 0($s0)

add $s2, $s2, $s1

lw $s1, 4($s0)

add $s2, $s2, $s1

addi $s0, $s0, 8

bne $t1, $s0, LOOP
```

#### Solution:

The total number of MIPS instructions:

- a. 501
- b. 301

The equivalent C code:

```
a. for(i=100; i>0; i--){
    result+=*MemArray;
    MemArray++; }
    OR
    a=0;
    for(i=100; i>0; i--){
        result+=MemArray[a];
        a++; }
```

```
b. for(i=0; i<100; i+=2){
    result+=MemArray[i];
    result+=MemArray[i+1]; }</pre>
```

The reduce MIPS code:

```
a. addi $t1,$s0,400

LOOP: lw $s1,0($s0)

add $s2,$s2,$s1

addi $s0,$s0,4

bne $s0,$t1,LOOP
```

b. Already reduced to minimum instructions

6. We want to implement the following C-language code segment in MIPS assembly using a JumpTable. Assume a is in \$s0, b is in \$s1, and c is in \$s2.

- a. Show the contents of the Jump Table (Hint: Show only the labels corresponding to the addresses stored in the table.
- b. What is the compiled MIPS assembly code for the above code segment? Assume that the base of the JumpTable is in register \$t4.

### **Solution:**

a.

| LO |
|----|
| Ld |
| L2 |
| L3 |
| Ld |
| L6 |
| L6 |

b. Assume register \$t2 contains number 7.

|              | slt<br>bne<br>slt<br>beq<br>sll<br>add<br>lw<br>jr | \$t3,<br>\$t3,<br>\$t3,<br>\$t3,<br>\$t1,<br>\$t1,<br>\$t0,<br>\$t0 | \$s0, \$zero<br>\$zero, Ld<br>\$s0, \$t2<br>\$zero, Ld<br>\$s0, 2<br>\$t1, \$t4<br>0(\$t1) | # test if a < 0<br># exit if a < 0<br># go to default if a < 7<br># go to default if a ≥ 7<br># \$t1 = 4*a<br># JumpTable[a] address<br># \$t0 = JumpTable[a] |
|--------------|----------------------------------------------------|---------------------------------------------------------------------|--------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LO:          | add<br>j                                           | \$s1,<br>Exit                                                       | \$s1, \$s0                                                                                 | # b = b + a<br># break                                                                                                                                        |
| L2:          | sub                                                | \$s1,                                                               | \$s1, \$s0                                                                                 | # b = b - a                                                                                                                                                   |
| L3:          | sub                                                | \$s2,                                                               | \$s1, \$s0                                                                                 | # c = b - a                                                                                                                                                   |
|              | j<br>                                              | Exit                                                                | 4 . 4 -                                                                                    | # break                                                                                                                                                       |
| L6:          | add<br>j                                           | \$s2,<br>Exit                                                       | \$s1, \$s0                                                                                 | # c = b + a<br># break                                                                                                                                        |
| Ld:<br>Exit: | add                                                | \$s1,                                                               | \$s2, \$s0                                                                                 | # b = c + a                                                                                                                                                   |