# **Finite State Machine & Memories**

<u>Design the following circuits using Verilog and create a testbench for each design to check its functionality using QuestaSim. Use a **do file** for question 3.</u>

Use **Vivado** to go through the **design flow** running elaboration, synthesis, implementation for all the designs making sure that there are no design check errors during the design flow. <u>Check the</u> deliverables by the end of the document.

1) Suppose that you are working as a Digital design Engineer in Tesla Company. It is required to design a control unit using Moore FSM for Self-driving cars on highways that controls the acceleration of the car as well as the door locking mechanism with the following specifications. FSM encoding is as follows:





>> Consider creating realistic testbench for this design <<

### **Ports**

| Name             | Туре   | Size   | Description                                                                            |
|------------------|--------|--------|----------------------------------------------------------------------------------------|
| speed_limit      | Input  | 8 bits | Allowable speed limit of the highway                                                   |
| car_speed        |        | 8 bits | Current car speed                                                                      |
| leading_distance |        | 7 bits | Distance between the car and the vehicle/object in front of it                         |
| clk              |        | 1 bit  | Clock                                                                                  |
| rst              |        | 1 bit  | Active high asynchronous reset                                                         |
| unlock_doors     | Output | 1 bit  | Signal that unlock the car doors when HIGH                                             |
| accelerate_car   |        |        | Signal that control the flow of the fuel to the engine to accelerate the car when HIGH |

### **Parameters**

• MIN\_DISTANCE: Minimum distance between two vehicles, default = 7'd40 //40 meters



2) Implement a 2-bit gray counter using Moore FSM. Test the following by instantiating the gray counter done in assignment 4 (extra) and taking it as a reference design. When the reset is deasserted, the states will continue to transition from each state to the neighboring state with each clock cycle.



## FSM Encoding:

- A = 2'b00
- B = 2'b01
- C = 2'b10
- D = 2'b11

Inputs: clk, rst (active high async)

Outputs: y, 2-bit output

Create a constraint file and go through the design flow where the reset is connected to a button and the y output is connected to two leds and then generate a bitstream file.

3) Implement the following single port synchronous write/read and create a testbench for it

#### Parameters

| Name          | Description                                                                                                                                                          | Default values |
|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| MEM_WIDTH     | Data in/out and memory word width                                                                                                                                    | 16             |
| MEM_DEPTH     | Memory depth                                                                                                                                                         | 1024           |
| ADDR_SIZE     | Address size based upon the memory depth                                                                                                                             | 10             |
| ADDR_PIPELINE | If "TRUE" then the address should be pipelined before writing/reading the RAM, if "FALSE" then the address input will be assigned directly to the RAM's address port | FALSE          |
| DOUT_PIPELINE | If "TRUE" then the data out should be pipelined, if "FALSE" then the output will be out of the RAM directly                                                          | TRUE           |
| PARITY_ENABLE | If the parameter value is 1 then the parity should be calculated and assigned to parity_out port, if the parameter is 0 then the parity_out port should be tied to 0 | 1              |

### Added ports functionality

- o addr\_en: enable signal for the flipflop that pipelines the address
- o dout\_en: enable signal for the flipflop that pipelines the data out
- o parity\_out: calculates the even parity on the dout bus
- o rst: active high synchronous reset



The internal pipelining done inside of the design is demonstrated by the following snippet



4) Implementing a FIFO (First-In-First-Out) memory. FIFO is memory structure that stores and retrieves data elements in the order they were added. The FIFO memory will be designed to have two main operations: writing (enqueuing) data and reading (dequeuing) data. We'll use two internal pointers (counters) to keep track of the write and read positions within the memory. The write pointer advances when new data is written, and the read pointer advances when data is read.





Figure 1 FIFO With depth of 8 words

### **Parameters**

- FIFO\_WIDTH: DATA in/out and memory word width (default: 16)
- FIFO\_DEPTH: Memory depth (default: 512)

### **Ports**

| Port  | Width      | Direction | Function                                                                                                        |
|-------|------------|-----------|-----------------------------------------------------------------------------------------------------------------|
| din_a | FIFO_WIDTH | Input     | Write Data: The input data bus used when writing the FIFO.                                                      |
| wen_a | 1          |           | Write Enable: If the FIFO is not full, asserting this signal causes data (on din_a) to be written into the FIFO |
| ren_b | 1          |           | Read Enable: If the FIFO is not empty, asserting this signal causes data (on dout_b) to be read from the FIFO   |
| clk_a | 1          |           | Clock signal for port a, used in the writing operation                                                          |
| clk_b | 1          |           | Clock signal for port b, used in the reading operation                                                          |

| rst    | 1          |        | Active high synchronous reset. It resets the dout_b, internal write counter & internal read counters                                                                                                              |
|--------|------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| dout_b | FIFO_WIDTH |        | Read Data: The output data bus used when reading from the FIFO.                                                                                                                                                   |
| full   | 1          | Output | Full Flag: When asserted, this signal indicates that the FIFO is full. Write requests are ignored when the FIFO is full, initiating a write when the FIFO is full is not destructive to the contents of the FIFO. |
| empty  | 1          |        | Empty Flag: When asserted, this signal indicates that the FIFO is empty. Read requests are ignored when the FIFO is empty, initiating a read while empty is not destructive to the FIFO.                          |

- 5) You are required to modify the ALSU done in assignment 4 by using the IP catalog to generate following 2 IPs:
  - multilper to be used when the opcode is 3
  - adder to be used when the opcode is 2.
    - Adder IP takes in the A and B and the carry in as inputs. Use a generate if block to
      instantiate the IP connecting its ports to the ALSU A, B and cin ports when the
      FULL\_ADDER parameter is ON, else connect only A and B and connect the carry in port
      of the Adder IP to zero.

### Bonus (Extra):

The output "out" shall be displayed on the seven segment display

Adjustments to the outputs:

- "out" port will not be output anymore and it will be an internal register
- The output ports are shown below where two outputs are added to be connected to the seven segment display
- You can learn more on how to drive the seven segment display in Basys reference manual and in this link

| Output  | Width | Description                                                                    |
|---------|-------|--------------------------------------------------------------------------------|
| leds    | 16    | All bits are blinking when an invalid operation takes place. Acts as a warning |
| anode   | 4     | Output to drive the anodes of the seven segment display                        |
| cathode | 7     | Output to drive the cathodes of the seven segment display                      |

#### Seven segment display:

- 1. The least significant 4 bits of the internal register "out" which is the ALSU output will be displayed on the right most digit
- 2. The most significant 2 bits of the internal register "out" will be displayed on the second digit on the right
- 3. The 2 digits on the left will be displaying a dash in the middle of them as they are not used
- 4. If invalid case occurs then "E404" will be displayed on the 4 digits



### **Deliverables:**

- 1) The assignment should be submitted as a PDF file with this format <your\_name>\_Assignment5.
- 2) Snippets from the waveforms captured from QuestaSim for each design with inputs assigned values and output values visible
- 3) Snippets from the schematic after the elaboration
- 4) Snippet from the schematic after the synthesis and memories should be inferred in the synthesis schematic
- 5) Snippet from the netlist Verilog code generated (just one snippet showing successful netlist generation)
- 6) Snippet from the utilization report
- 7) Snippet from the device after implementation
- 8) Snippet for successful bitstream generation for last question only (bonus part)

<u>Deliverables for questions 5</u>: Same as the above but you do not have to run Questasim again for simulations, only snippets of the Verilog code after adding the IP catalog

Note that your document should be organized as 5 sections corresponding to each design above, and in each section, I am expecting the Verilog code snippets, and the snippets mentioned above.