# TNETV1060 Communications Processor for VoIP Gateway Applications

# Data Manual

Literature Number SPRS255 June 2004

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.







#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products         |                        | Applications       |                           |
|------------------|------------------------|--------------------|---------------------------|
| Amplifiers       | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters  | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP              | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Interface        | interface.ti.com       | Digital Control    | www.ti.com/digitalcontrol |
| Logic            | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt       | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers | microcontroller.ti.com | Security           | www.ti.com/security       |
|                  |                        | Telephony          | www.ti.com/telephony      |
|                  |                        | Video & Imaging    | www.ti.com/video          |
|                  |                        | Wireless           | www.ti.com/wireless       |

Mailing Address: Texas Instruments

Post Office Box 655303 Dallas, Texas 75265

Copyright © 2004, Texas Instruments Incorporated

# **Contents**

| Section |             |                                                     |
|---------|-------------|-----------------------------------------------------|
| I TNE   | TV1060 Fe   | eatures                                             |
| 1.1     | Descrip     | otion                                               |
| 1.2     | TNETV       | 1060 Functional Block Diagram                       |
| 2 Intro | oduction .  |                                                     |
| 3 Tern  | ninal Defin | iitions                                             |
| 3.1     | Functio     | nal Symbol Definitions                              |
| 3.2     | Termina     | al Assignments                                      |
| 3.3     |             | Descriptions                                        |
|         | 3.3.1       | External Memory Interface (EMIF)                    |
|         | 3.3.2       | Ethernet                                            |
|         | 3.3.3       | Multichannel Buffered Serial Port (McBSP) Interface |
|         | 3.3.4       | Line Codec Interface                                |
|         | 3.3.5       | LCD Interface                                       |
|         | 3.3.6       | Sequencer Serial Port (SSP)                         |
|         | 3.3.7       | Keypad Interface                                    |
|         | 3.3.8       | VLYNQ™ Serial Communication Port                    |
|         | 3.3.9       | Universal Asynchronous Receiver/Transmitter (UART)  |
|         | 3.3.10      | General-Purpose I/Os (GPIOs)                        |
|         | 3.3.11      | MIPS Interrupt                                      |
|         | 3.3.11      | ·                                                   |
|         |             | JTAG                                                |
|         | 3.3.13      | System Clock and Reset                              |
|         | 3.3.14      | Power                                               |
|         | 3.3.15      | Ground                                              |
|         | 3.3.16      | Voltage Regulators                                  |
|         | 3.3.17      | Test                                                |
|         | 3.3.18      | No Connection                                       |
| 3.4     |             | onfiguration                                        |
|         | 3.4.1       | Clock Distribution                                  |
|         | 3.4.2       | SYS_CONFIG (BOOT)                                   |
| 3.5     | Multiple    | ex Configuration                                    |
|         | 3.5.1       | SYS_RESET (PIN_SEL)                                 |
| 3.6     | Pullup/l    | Pulldown Configuration                              |
|         | 3.6.1       | SYS_CLK (PULL_POWER)                                |
| Fun     |             | scription                                           |
| 4.1     |             | iagram                                              |
| 4.2     |             | ructure                                             |
| 4.3     |             | Subsystem                                           |
|         | 4.3.1       | Memory                                              |
|         | 4.3.2       | Interrupt Handler                                   |
|         | 4.3.3       | Universal Timers                                    |
|         | 4.3.4       | Watchdog Timer                                      |
| 4.4     |             | ubsystem                                            |
| 4.5     |             | et Subsystem                                        |
| 4.6     |             | l Voltage Regulator                                 |
|         |             |                                                     |
| 4.7     | TNETV       | 1060 Device Nomenclature                            |



| 5 | Electri                                | cal Specification                               | 36 |  |  |  |  |  |  |
|---|----------------------------------------|-------------------------------------------------|----|--|--|--|--|--|--|
|   | 5.1                                    | Absolute Maximum Ratings                        | 38 |  |  |  |  |  |  |
|   | 5.2                                    | Recommended Operating Conditions                | 39 |  |  |  |  |  |  |
|   | 5.3                                    | Electrical Characteristics                      | 70 |  |  |  |  |  |  |
|   | 5.4                                    | Package Thermal-Resistance Characteristics      | 71 |  |  |  |  |  |  |
|   | 5.5 Timing Parameter Symbol Definition |                                                 |    |  |  |  |  |  |  |
|   | 5.6                                    | Clock Timing                                    | 72 |  |  |  |  |  |  |
|   |                                        | 5.6.1 Internal Clock Speed Limits               | 73 |  |  |  |  |  |  |
|   |                                        | 5.6.2 Reference Clock Input (REF_CLK)           | 73 |  |  |  |  |  |  |
|   |                                        | 5.6.3 Telephony AIC_CLK                         | 74 |  |  |  |  |  |  |
|   |                                        | 5.6.4 Alternate Clock Input                     | 74 |  |  |  |  |  |  |
|   |                                        | 5.6.5 Analog PLL                                | 75 |  |  |  |  |  |  |
|   |                                        | 5.6.6 PHY PLL 7                                 | 75 |  |  |  |  |  |  |
|   | 5.7                                    | System Reset Timing                             | 76 |  |  |  |  |  |  |
|   |                                        | 5.7.1 Power-On Reset 7                          | 77 |  |  |  |  |  |  |
|   |                                        | 5.7.2 Hardware Reset                            | 78 |  |  |  |  |  |  |
|   | 5.8                                    | EMIF Timing                                     | 79 |  |  |  |  |  |  |
|   |                                        | 5.8.1 EMIF SDRAM 7                              | 79 |  |  |  |  |  |  |
|   |                                        | 5.8.2 EMIF Asynchronous                         | 34 |  |  |  |  |  |  |
|   | 5.9                                    | Ethernet Interface Timing                       | 91 |  |  |  |  |  |  |
|   |                                        | 5.9.1 PHY 9                                     | 91 |  |  |  |  |  |  |
|   |                                        | 5.9.2 MII 9                                     | 94 |  |  |  |  |  |  |
|   |                                        | 5.9.3 MDIO 9                                    | 96 |  |  |  |  |  |  |
|   |                                        | 5.9.4 LED 9                                     | 97 |  |  |  |  |  |  |
|   | 5.10                                   | McBSP Interface Timing                          | 98 |  |  |  |  |  |  |
|   |                                        | 5.10.1 SPI Mode                                 | )2 |  |  |  |  |  |  |
|   | 5.11                                   | Line Codec Interface Timing                     | )5 |  |  |  |  |  |  |
|   |                                        | 5.11.1 PCM 10                                   | )5 |  |  |  |  |  |  |
|   |                                        | 5.11.2 Serial Port                              | )6 |  |  |  |  |  |  |
|   |                                        | 5.11.3 In                                       | 8( |  |  |  |  |  |  |
|   | 5.12                                   | UART Interface Timing                           | )9 |  |  |  |  |  |  |
|   | 5.13                                   | LCD Interface Timing                            | 11 |  |  |  |  |  |  |
|   |                                        | 5.13.1 LCD Interface Display Driver (LIDD Mode) | 11 |  |  |  |  |  |  |
|   |                                        | 5.13.2 Raster Mode                              | 20 |  |  |  |  |  |  |
|   | 5.14                                   | Sequencer Serial Port (SSP) Timing              | 26 |  |  |  |  |  |  |
|   | 5.15                                   | VLYNQ™ Interface Timing 12                      |    |  |  |  |  |  |  |
|   | 5.16                                   | GPIO Timing                                     | 32 |  |  |  |  |  |  |
|   | 5.17                                   | Keypad Interface Timing                         |    |  |  |  |  |  |  |
|   | 5.18                                   | MIPS Interrupt Interface Timing                 | 35 |  |  |  |  |  |  |
| 6 | Mecha                                  | nical Specification                             | 37 |  |  |  |  |  |  |
| 7 |                                        | contation Cunnart                               |    |  |  |  |  |  |  |



# **List of Figures**

| re                                                    | Page                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TNETV1060 Functional Block Diagram                    | 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| TNETV1060 324-Terminal PBGA I/O Assignments, Top View | 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| TNETV1060 Clock Distribution                          | 43                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| TNETV1060 Functional Block Diagram                    | 56                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| MIPS Block Diagram                                    | 59                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| DSP Block Diagram                                     | 62                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Ethernet Subsystem Block Diagram                      | 64                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Voltage Regulator Schematic                           | 66                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| TNETV1060 Device Nomenclature                         | 67                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Reference Clock Input                                 | 73                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Telephony AIC_CLK                                     | 74                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Alternate Clock                                       | 74                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Analog PLL                                            | 75                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Analog PLL-OUT Transitory                             | 75                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Power-On Reset                                        | 77                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Hardware Reset                                        | 78                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| EMIF SDRAM Write                                      | 82                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| EMIF SDRAM Read                                       | 83                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| ). EMIF Asynchronous Write                            | 85                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| . EMIF Asynchronous Read                              | 86                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 2. EMIF Asynchronous Write With Wait                  | 87                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| B. EMIF Asynchronous Read With Wait                   | 88                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| . EMIF Asynchronous Write With Byte Enable            | 89                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 5. EMIF Asynchronous Read With Byte Enable            | 90                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| S. Ethernet 10M-Bit TX                                | 91                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| '. Ethernet 100M-Bit TX                               | 92                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 8. Ethernet 10M-Bit RX                                | 93                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Ethernet 100M-Bit RX                                  | 93                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| ). Ethernet MII TX Port                               | 94                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| . Ethernet MII RX Port                                | 95                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 2. Ethernet MDIO TX                                   | 96                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 8. Ethernet MDIO RX                                   | 96                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Ethernet LED                                          | 97                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| i. McBSP Clock                                        | 99                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 6. McBSP Transmit                                     | 100                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| '. McBSP Receive                                      | 101                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| B. McBSP SPI Mode Master                              | 103                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| D. McBSP SPI Mode Slave                               | 104                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| ). Line Codec Interface PCM                           | 105                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| . Line Codec Interface Serial Port Write              | 107                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                                                       | TNETV1060 Functional Block Diagram TNETV1060 324-Terminal PBGA I/O Assignments, Top View TNETV1060 Clock Distribution TNETV1060 Functional Block Diagram MIPS Block Diagram DSP Block Diagram DSP Block Diagram  DSP Block Diagram  Therrot Subsystem Block Diagram  Woltage Regulator Schematic TNETV1060 Device Nomenclature Reference Clock Input Telephony AIC_CLK Alternate Clock Analog PLL Analog PLL Analog PLL Analog PLL Analog PLL SDRAM Write EMIF SDRAM Write EMIF SDRAM Write EMIF SDRAM Read EMIF Asynchronous Write EMIF Asynchronous Write EMIF Asynchronous Write With Wait EMIF Asynchronous Write With Wait EMIF Asynchronous Write With Byte Enable EMIF Asynchronous Read With Byte Enable EMIF Asynchronous Read With Byte Enable Ethernet 10M-Bit TX Ethernet 10M-Bit TX Ethernet 10M-Bit RX Ethernet MII TX Port Ethernet MII TX Port Ethernet MII TX Port Ethernet MII TX Port Ethernet LED McBSP Clock McBSP SPI Mode Master McBSP SPI Mode Slave Line Codec Interface PCM |



# Figures

| 5–32. | Line Codec Interface Serial Port Read            | 107 |
|-------|--------------------------------------------------|-----|
| 5–33. | Line Codec Interface Ring                        | 108 |
| 5–34. | UART                                             | 110 |
| 5–35. | Character Display HD44780 Write                  | 112 |
| 5–36. | Character Display HD44780 Read                   | 113 |
| 5-37. | Micro-Interface Graphic Display 6800 Write       | 114 |
| 5–38. | Micro-Interface Graphic Display 6800 Read        | 115 |
| 5–39. | Micro-Interface Graphic Display 6800 Status      | 116 |
| 5–40. | Micro-Interface Graphic Display 8080 Write       | 117 |
| 5–41. | Micro-Interface Graphic Display 8080 Read        | 118 |
| 5-42. | Micro-Interface Graphic Display 8080 Status      | 119 |
| 5-43. | LCD Raster-Mode Display Format                   | 121 |
| 5–44. | LCD Raster-Mode Active                           | 122 |
| 5–45. | LCD Raster-Mode Passive                          | 123 |
| 5–46. | LCD Raster-Mode Control Signal Activation        | 124 |
| 5-47. | LCD Raster-Mode Control Signal Deactivation      | 125 |
| 5–48. | Serial Port Data Out                             | 127 |
| 5–49. | Serial Port Data In                              | 127 |
| 5-50. | Serial Port Data Out Delay                       | 128 |
| 5–51. | Serial Port Data In Early                        | 128 |
| 5-52. | VLYNQ Interface                                  | 129 |
| 5-53. | VLYNQ Interface (Five Terminal)                  | 130 |
| 5-54. | Equivalent Load Circuit                          | 131 |
| 5–55. | Derating Curve for t <sub>d(VLYNQ CLK-VTH)</sub> | 131 |
| 5–56. | Derating Curve for t <sub>d(VLYNQ_CLK-VTV)</sub> | 131 |
|       | GPIO                                             | 132 |
| 5–58. | Keypad                                           | 134 |
| 5–59. | MIPS Interrupt                                   | 136 |
| 5-60. | DSP Interrupt                                    | 136 |
| 6–1.  | GDW (S-PBGA-N324) Plastic Ball Grid Array        | 137 |



# **List of Tables**

| Table                                         | Page |
|-----------------------------------------------|------|
| 3–1. I/O Functional Symbol Definitions        | 7    |
| 3-2. TNETV1060 PBGA I/Os (Sorted by Terminal) | 8    |
| 3–3. EMIF Address I/Os                        | 17   |
| 3–4. EMIF Data I/Os                           | 18   |
| 3–5. EMIF Control I/Os                        | 19   |
| 3-6. Management Data MII I/Os                 | 20   |
| 3–7. Analog PHY I/Os                          | 20   |
| 3–8. Port 0 PHY I/Os                          | 21   |
| 3–9. Port 1 PHY I/Os                          | 22   |
| 3–10. Port 0 MII I/Os                         | 23   |
| 3–11. Port 1 MII I/Os                         | 24   |
| 3–12. McBSP I/Os                              | 24   |
| 3–13. Line Codec Interface I/Os               | 25   |
| 3–14. LCD I/Os                                | 26   |
| 3–15. SSP I/Os                                | 28   |
| 3–16. Keypad I/Os                             | 28   |
| 3–17. VLYNQ5 I/Os                             | 29   |
| 3–18. UART I/Os                               | 30   |
| 3-19. Dedicated GPIOs                         | 30   |
| 3–20. Multiplexed GPIOs                       | 31   |
| 3-21. Additional GPIOs                        | 32   |
| 3–22. MIPS Interrupt I/Os                     | 32   |
| 3–23. MIPS JTAG I/Os                          | 33   |
| 3–24. DSP JTAG I/Os                           | 33   |
| 3–25. Clock and Reset I/Os                    | 34   |
| 3–26. I/O Power                               | 35   |
| 3–27. Core Power                              | 36   |
| 3–28. Analog Power                            | 36   |
| 3–29. Digital Ground                          | 37   |
| 3–30. Analog Ground                           | 38   |
| 3-31. Voltage Regulator I/Os                  | 39   |
| 3–32. Test I/Os                               | 39   |
| 3-33. No Connection Terminals                 | 39   |
| 3–34. Boot Configuration I/Os                 | 40   |
| 3–35. SYS_CONFIG (BOOT) Register              | 44   |
| 3–36. SYS_CONFIG (BOOT) Register Bits         | 44   |
| 3-37. SYS_RESET (PIN_SEL) Register Set        | 47   |
| 3-38. SYS_RESET (PIN_SEL_1) Register          | 48   |
| 3-39. SYS_RESET (PIN_SEL_2) Register          | 48   |
| 3-40. SYS_RESET (PIN_SEL_3) Register          | 48   |
| 3-41. SYS_RESET (PIN_SEL_4) Register          | 48   |
| 3-42. SYS_RESET (PIN_SEL_5) Register          | 49   |
|                                               |      |



| 3-43. SYS_RESET (PIN_SEL_6) Register                                                       | 49 |
|--------------------------------------------------------------------------------------------|----|
| 3-44. SYS_RESET (PIN_SEL_7) Register                                                       | 49 |
| 3-45. SYS_RESET (PIN_SEL_8) Register                                                       | 49 |
| 3-46. SYS_RESET (PIN_SEL_9) Register                                                       | 50 |
| 3-47. SYS_RESET (PIN_SEL_10) Register                                                      | 50 |
| 3–48. SYS_RESET (PIN_SEL_11) Register                                                      | 50 |
| 3-49. SYS_RESET (PIN_SEL_12) Register                                                      | 50 |
| 3–50. SYS_RESET (PIN_SEL_13) Register                                                      | 51 |
| 3–51. SYS_RESET (PIN_SEL_14) Register                                                      | 51 |
| 3–52. SYS_RESET (PIN_SEL_15) Register                                                      | 51 |
| 3–53. SYS_RESET (PIN_SEL_16) Register                                                      | 51 |
| 3–54. SYS_RESET (PIN_SEL_17) Register                                                      | 52 |
| 3–55. SYS_RESET (PIN_SEL_18) Register                                                      | 52 |
| 3–56. SYS_RESET (PIN_SEL_19) Register                                                      | 52 |
| 3–57. SYS_RESET (PIN_SEL_20) Register                                                      | 52 |
| 3–58. SYS_RESET (PIN_SEL_21) Register                                                      | 53 |
| 3–59. SYS_RESET (PIN_SEL_1 to PIN_SEL_21) Register Bits                                    | 53 |
| 3-60. SYS_CLK (PULL_POWER) Register Set                                                    | 54 |
| 3–61. SYS_CLK (PULL_POWER_1) Register                                                      | 54 |
| 3–62. SYS_CLK (PULL_POWER_2) Register                                                      | 54 |
| 3–63. SYS_CLK (PULL_POWER_3) Register                                                      | 54 |
| 3-64. SYS_CLK (PULL_POWER_3) Register Bits                                                 | 55 |
| 4–1. Internal Bus Structure                                                                | 57 |
|                                                                                            | 65 |
| 4–2. Voltage Regulator Components                                                          |    |
| 5–1. Absolute Maximum Ratings Over Operating Free-Air Temperature Range                    | 68 |
| 5–2. Recommended Operating Conditions                                                      | 69 |
| 5–3. Electrical Characteristics                                                            | 70 |
| 5–4. Thermal Characteristics                                                               | 71 |
| 5–5. Internal Clock Speed Limits                                                           | 73 |
| 5–6. Reference Clock Timing                                                                | 73 |
| 5–7. Telephony AIC_CLK Timing                                                              | 74 |
| 5–8. Alternate Clock Timing                                                                | 74 |
| 5–9. Analog PLL Unit Timing                                                                | 75 |
| 5–10. System Reset Timing                                                                  | 76 |
| 5–11. EMIF SDRAM Timing                                                                    | 79 |
| 5–12. EMIF SDRAM Commands                                                                  | 80 |
| 5–13. EMIF Asynchronous Timing                                                             | 84 |
| 5–14. Ethernet 10M-Bit TX Timing                                                           | 91 |
| 5–15. Ethernet 100M-Bit TX Timing                                                          | 92 |
| 5–16. Ethernet 10M-Bit RX Timing                                                           | 93 |
| 5–17. Ethernet 100M-Bit RX Timing                                                          | 93 |
| 5–18. Ethernet MII TX Port Timing Requirements                                             | 94 |
| 5-19. Ethernet MII TX Port Operating Characteristics Over Recommended Operating Conditions | 94 |
| 5–20. Ethernet MII RX Port Timing Requirements                                             | 95 |
| 5–21. Ethernet MDIO TX Operating Characteristics                                           | 96 |



| 5–22. Ethernet MDIO RX Operating Characteristics Over Recommended Operating Conditions | 96  |
|----------------------------------------------------------------------------------------|-----|
| 5–23. Ethernet LED Operating Characteristics Over Recommended Operating Conditions     | 97  |
| 5–24. McBSP Clock Operating Characteristics                                            | 98  |
| 5–25. McBSP Transmit Timing                                                            | 100 |
| 5–26. McBSP Receive Timing                                                             | 101 |
| 5–27. McBSP SPI Mode Master Timing                                                     | 102 |
| 5–28. McBSP SPI Mode Slave Timing                                                      | 104 |
| 5–29. Line Codec Interface PCM Timing                                                  | 105 |
| 5–30. Line Codec Interface Serial Port Timing                                          | 106 |
| 5–31. Line Codec Interface Ring Timing                                                 | 108 |
| 5–32. UART Timing                                                                      | 109 |
| 5–33. LCD LIDD Mode Timing                                                             | 111 |
| 5–34. LCD Raster Mode Timing                                                           | 120 |
| 5–35. SSP Timing                                                                       | 126 |
| 5–36. VLYNQ Timing Requirements                                                        | 129 |
| 5–37. VLYNQ Switching Characteristics                                                  | 129 |
| 5–38. GPIO Timing                                                                      | 132 |
| 5–39. Keypad Timing                                                                    | 133 |
| 5–40. MIPS Interrupt Timing                                                            | 135 |
| 5–41. DSP Interrupt Timing                                                             | 136 |
| 7–1. Documentation                                                                     | 138 |



# 1 TNETV1060 Features

MIPS32™ 4KEc™ 32-Bit Reduced Instruction Set Computer (RISC) Processor

- 165 MHz Providing up to 223 Dhrystone Million Instructions Per Second (MIPS)
- 16K-Byte Four-Way Set Associative Instruction Cache
- 16K-Byte Four-Way Set Associative Data Cache
- Programmable Memory Management Unit (MMU)
- 4K-Byte Random-Access Memory (RAM)
   On Chip
- 4K-Byte Read-Only Memory (ROM) On Chip With Boot Code
- Interrupt Handler
  - 40 Primary Interrupts With Programmable Priority
  - 5 Primary Interrupts May Be Sourced Externally
  - 32 Secondary Interrupts With Fixed Priority
- Three 16-Bit Timers With Prescaled Clock
  - Two Universal Timers
  - One Dedicated Watchdog Timer
- Enhanced JTAG IEEE Std 1149.1 Debug Interface

## Digital Signal Processor (DSP) C55x™

- 125 MHz Providing up to 250 MIPS
- 12K-Word Two-Way Set Associative Instruction Cache
- 64K-Word RAM On Chip
  - 32K-Word Dual Access
  - 32K-Word Single Access
- Interrupt Handler
- Two 16-Bit Timers With Prescaled Clock
  - One Universal Timer
  - One Dedicated Watchdog Timer
- Universal Four-Channel Direct Memory Access (DMA) Controller
- Dedicated Peripheral DMA Controller
- JTAG IEEE Std 1149.1 Debug Interface

# **On-Chip Peripherals**

- External Memory Interface (EMIF) Supports:
  - Two SDRAM Chip Selects Providing 128M Byte
  - Three Chip Selects Providing 16M-Byte Each RAM or ROM
  - One Chip Select Providing 32M-Byte Flash
- Universal Four-Channel DMA Controller
- 52 General-Purpose Input/Output (GPIO) Signals
  - 8 GPIOs (Primary I/O Functions)
  - 44 GPIOs (Secondary I/O Functions)
- Kevpad Interface Featuring:
  - 8 × 8 Matrix Accommodating 64 Keys
  - Expanded Key Range With GPIO
  - Hardware Debounce Feature
- Universal Asynchronous Receiver/Transmitter (UART) With Hardware Automatic Flow Control
- Sequencer-Based Serial Port Providing Programmable Configuration for Standard Serial Interfaces
  - Serial Port Interface (SPI)
  - Inter-Integrated Circuit (I<sup>2</sup>C)
  - Microwire™
  - Numerous Standard and Nonstandard Variations
- VLYNQ™ Serial Communication Port Featuring One 5-Terminal Port
- Liquid Crystal Display (LCD) Controller Supports:
  - Alphanumeric Character Displays
  - Rasterized Graphic Displays up to 1024 × 1024 Pixels
  - Micro-Interface Graphic Displays

# **Ethernet Subsystem**

- Two Ethernet Ports Each Featuring:
  - Integrated IEEE Std 802.3/802.3u 10/100
     Base-T PHY in Both Half and Full Duplex
    - Auto Negotiation
    - Parallel Detection
    - Support IEEE Std 802.3af Inline Power Through Glueless Connection to TI TPS2375
  - Integrated Ethernet Media Access Controller (MAC)
    - Full Duplex
    - Jumbo Packet
    - Copy Short/Error Frames
    - Hardware Flow Control
    - Address Filtering (Unicast, Multicast, Broadcast, or Promiscuous Mode)
  - External Media Independent Interface (MII) and LED Status Indicators Available
  - Remote Network Monitoring (RMO)
     Management Information Base (MIB)
     Statistics Gathering Registers
- Three-Port Wire-Speed Ethernet Switch Featuring:
  - Layer-2 Ethernet Switch Functionality
  - IEEE Std 802.1p With up to Eight Configurable Prioritization Queues Including Priority Regeneration
  - Nonblocking Architecture to Ensure Fast Packet Delivery With up to 64 MAC Address Table Lookup and Packet Forwarding Via Store-and-Forward Architecture
  - Software Management Capabilities
    - IEEE Std 802.1D Spanning Tree Protocol (STP)
    - IEEE Std 802.1Q With Shared and Independent Virtual Local Area Network (VLAN) Learning (SVL/IVL) for up to 16 File Identifications (FIDs)
    - VLAN Tag Insertion/Deletion Based on Port VLAN Parameters
    - GARP Multicast Registration Protocol (GMRP) Support
  - Broadcast Storm Protection
  - Dedicated 32K-Byte Packet Memory With Automated Remote Overflow Expandability
  - 64-Bit  $\times$  64-Bit Content Addressable Memory (CAM)
  - Dedicated Host DMA Controller

#### **Additional System Information**

- 324-Terminal Plastic Ball Grid Array (PBGA) Package
- 3.3-V I/O Supply Input Voltage
- Integrated Voltage Regulator for 1.5-V Core Supply
- 1.4-W Typical Power Consumption

# 1.1 Description

The TNETV1060 is a communications processor based on a MIPS32<sup>™</sup> reduced instruction set computer (RISC) processor along with a C55x<sup>™</sup> digital signal processor (DSP). This device has a rich peripheral set architected specifically for voice over internet protocol (VoIP) customer premise equipment (CPE) gateway applications, reducing bill of materials (BOM), time, and complexity, to develop a residential small office, home office (SOHO) gateway product with up to four low-bit-rate channels.

The TNETV1060 combines the key processor, communication, and peripheral functions necessary to build a complete CPE gateway solution. The TNETV1060 architecture uses advanced design features to provide flexibility and performance throughput, while conserving power consumption. Combined with Telogy Software™ for gateway applications, the TNETV1060 provides a complete hardware/software solution capable of reducing system design cycle times.

- The RISC processor supplies the overall system services and performs user interface, network
  management, protocol stack management, call management, and task scheduling functions. The DSP
  provides real-time telephony processing that drives the voice, FAX, and signal units.
- Two 10/100 Base-T Ethernet media access controllers (MACs) and physical interfaces (PHYs) are attached to an integrated layer-2 three-port Ethernet switch, providing a complete Ethernet solution for telephony applications.
- Gateway designs are simplified through on-chip peripherals such as a VLYNQ™ interface, programmable serial port, and several general-purpose inputs/outputs (GPIOs).
- The external McBSP serial interface and telephony interface provide glueless attachment to a wide variety
  of telephony peripherals. These two interfaces are capable of supplying the necessary pulse-code
  modulation (PCM) signaling and control signaling needed to drive most central-office coder/decoder
  (codec), PCM codec, filter combo, or line-card codec devices, providing a gateway to the two-wire analog
  public telephone system.

# 1.2 TNETV1060 Functional Block Diagram



Figure 1-1. TNETV1060 Functional Block Diagram

# 2 Introduction

The TNETV1060 is a communications processor consisting of a MIPS32 RISC and a C55x DSP. Also included are integrated peripherals designed for VoIP CPE gateway applications.

The highly integrated features of the TNETV1060 support rapid implementation of VoIP CPE gateway residential SOHO solutions through software-differentiated control as described in the following items:

# MIPS32 RISC processor

The MIPS32 processor functions as the master controller providing the overall system services, including the bootstrap loader and the real-time operating system (RTOS). This processor also performs network-manager, call-manager, and application-manager functions. The network manager handles standard network protocol stacks (H.323, SIP, and MGCP). The call manager handles telephony protocols including call setup and teardown. The application manager provides a control mechanism for interfaces and functions in the TNETV1060 that provide value beyond a basic telephony product (LCD, VLYNQ, UART, and serial port).

#### DSP

This DSP functions as the real-time voice controller. Activity for this processor includes PCM data reception, tone generation, acoustic echo cancellation/suppression, voice activity detection, voice playout, jitter buffer management, silence suppression, and a variety of voice-compression options. This processor has the capability to provide features for deluxe telephony products such as full-duplex speakerphones, three-way conferencing, wideband codec requirements, and fax requirements.

# Ethernet subsystem

The integrated features of the Ethernet subsystem provide a complete Ethernet solution for telephony applications. The three-port switch provides one internal path to the TNETV1060 applications and two external paths. The external paths run through IEEE Std 802.3-compliant MACs and IEEE Std 802.3/802.3u-compliant 10/100 Base-T physical layer devices (PHYs). Logical features supported by this Ethernet solution include IEEE Std 802.1p prioritization queues, IEEE Std 802.1D spanning tree protocol, IEEE Std 802.1Q virtual local area network (VLAN) support (both shared and independent), GARP multicast registration protocol (GMRP) support, and broadcast storm protection.

# • Telephony subsystem

The integrated features of this subsystem provide a complete telephony solution for voice and fax applications.

## On-chip peripherals

The TNETV1060 includes a wide range of integrated peripherals that provide value beyond a basic processor. Included in this list of peripherals is an LCD controller capable of providing glueless attachment to a wide range of displays. The VLYNQ interface provides a standard high-speed serial interface to a variety of TI devices that can supplement the processing power or external connectivity of the TNETV1060. Additional serial port attachment is provided through the UART and sequencer serial port (SSP) interfaces. The SSP may be programmed to interface to a variety of standard (I<sup>2</sup>C, SPI, or IDM-2) and nonstandard external serial devices.

# 3 Terminal Definitions

The TNETV1060 is packaged in a 324-terminal plastic ball grid array (PBGA). Package details are provided in section 6, *Mechanical Specification*. A top view of the 324-terminal PBGA package showing all of the primary TNETV1060 I/O terminals is shown in Figure 3–1. In addition to the primary (1st) I/O functions shown in Figure 3–1, many TNETV1060 I/O terminals have a secondary (2nd) or even tertiary (3rd) functions. All of these multifunctional I/O terminals are listed in Table 3–2. TNETV1060 PBGA I/Os (sorted by terminal) are listed in Table 3–2.

|    | Α                  | В                  | С                  | D          | Ε              | F                  | G             | Н             | J              | K                    | L                    | M                    | N                   | P                    | R                   | Т                   | U                   | ٧                   | W                   | Υ                      | AA                  | AB                  |    |
|----|--------------------|--------------------|--------------------|------------|----------------|--------------------|---------------|---------------|----------------|----------------------|----------------------|----------------------|---------------------|----------------------|---------------------|---------------------|---------------------|---------------------|---------------------|------------------------|---------------------|---------------------|----|
| 22 | VSS                | vss                | EM_<br>A19         | EM_<br>A16 | EM_<br>A12     | EM_<br>A08         | EM_<br>A05    | EM_<br>A02    | TELE_<br>CLK_O | TELE_<br>RESET       | TELE_<br>RING<br>IN4 | TELE_<br>RING<br>IN2 | REF_<br>CLK_<br>O   | REF_<br>CLK_<br>I    | P1_<br>TX_P         | P1_<br>TX_M         | VDDA_<br>PHY1<br>_1 | P0_<br>TX_M         | P0_<br>TX_P         | VR_<br>BASE<br>3       | P1_<br>FDUP<br>LEX  | P1_<br>ACTI<br>VITY | 22 |
| 21 | vss                | VSS                | EM_<br>A20         | EM_<br>A17 | EM_<br>A13     | EM_<br>A09         | EM_<br>A06    | EM_<br>A03    | EM_<br>A00     | TELE_<br>INT         | TELE_<br>RING<br>IN3 | TELE_<br>RING<br>IN1 | VSS_<br>REF_<br>CLK | ALT_<br>CLK_<br>I    | VSS_<br>PHY1<br>_1  | VSS_<br>PHY1<br>_1  | VDDA_<br>PHY0<br>_1 | VSS_<br>PHY0<br>_1  | VSS_<br>PHY0<br>_1  | PHY_<br>TEST           | P1_<br>LINK         | P1_<br>100MB        | 21 |
| 20 | EM_<br>A23         | EM_<br>A22         | vss                | EM_<br>A18 | EM_<br>A14     | EM_<br>A10         | EM_<br>A07    | EM_<br>A04    | EM_<br>A01     | TELE_<br>CS          | TELE_<br>FS          | TELE_<br>DO          | TELE_<br>DI         | VDDA_<br>PHY1_<br>34 | VSS_<br>PHY1<br>_34 | VSS_<br>PHY1<br>_2  | VDDA_<br>PHY0<br>2  | VSS_<br>PHY0<br>_2  | VSS_<br>PHY0<br>_34 | VDDA_<br>PHY0<br>_34   | PO_<br>FDUP<br>LEX  | PO_<br>ACTI<br>VITY | 20 |
| 19 | EM_<br>D01         | EM_<br>D00         | EM_<br>A21         | VSS        | EM_<br>A15     | EM_<br>A11         | VDDS          | VDDS          | VDDS           | VDDS                 | TELE_<br>CLK_I       | TELE_<br>DCLK        | VDD_<br>PLL         | P1_<br>RX_P          | P1_<br>RX_M         | VSS_<br>PHY1<br>ESD | VDDA_<br>PHY1       | VSS_<br>PHY0<br>ESD | P0_<br>RX_M         | P0_<br>RX_P            | PO_<br>LINK         | P0_<br>100MB        | 19 |
| 18 | EM_<br>D04         | EM_<br>D05         | EM_<br>D03         | EM_<br>D02 |                | ı                  | l             |               | l              | l                    |                      | ı                    |                     | l                    | l                   |                     |                     |                     | PHY_<br>REF         | PHY_<br>REF_<br>RTN    | LCD_<br>D15         | LCD_<br>D14         | 18 |
| 17 | EM_<br>D08         | EM_<br>D09         | EM_<br>D07         | EM_<br>D06 |                |                    |               |               |                |                      |                      |                      |                     |                      |                     |                     |                     |                     | LCD_<br>D13         | LCD_<br>D12            | LCD_<br>D11         | LCD_<br>D10         | 17 |
| 16 | EM_<br>D11         | EM_<br>D12         | EM_<br>D10         | VDDS       |                |                    |               |               |                |                      |                      |                      |                     |                      |                     |                     |                     |                     | VDDS                | LCD_<br>D09            | LCD_<br>D08         | LCD_<br>D07         | 16 |
| 15 | EM_<br>D14         | EM_<br>D15         | EM_<br>D13         | VDDS       |                |                    |               |               |                |                      |                      |                      |                     |                      |                     |                     |                     |                     | VDDS                | LCD_<br>D06            | LCD_<br>D05         | LCD_<br>D04         | 15 |
| 14 | EM_<br>D17         | EM_<br>D18         | EM_<br>D16         | VDDS       |                |                    |               |               | VSS            | VDD                  | VDD                  | VDD                  | VDD                 | VSS_<br>PLL          |                     |                     |                     |                     | VDDS                | LCD_<br>D03            | LCD_<br>D02         | LCD_<br>D01         | 14 |
| 13 | EM_<br>D20         | EM_<br>D21         | EM_<br>D19         | VDDS       |                |                    |               |               | VDD            | VSS                  | VSS                  | VSS                  | VSS                 | VDD                  | -                   |                     |                     |                     | VDDS                | LCD_<br>D00            | LCD_<br>VSYNC_<br>A | LCD_<br>E1          | 13 |
| 12 | EM_<br>D24         | EM_<br>D25         | EM_<br>D23         | EM_<br>D22 |                |                    |               |               | VDD            | VSS                  | VSS                  | VSS                  | VSS                 | VDD                  | _                   |                     |                     |                     | LCD_<br>HSYNC<br>W  | LCD_<br>PIXEL_<br>STRB | LCD_<br>BIAS        | KEY<br>PAD          | 12 |
| 11 | EM_<br>D28         | EM_<br>D29         | EM_<br>D27         | EM_<br>D26 | -              |                    |               |               | VDD            | vss                  | VSS                  | VSS                  | VSS                 | VDD                  |                     |                     |                     |                     | KEY<br>PAD          | KEY<br>PAD             | _E0<br>KEY<br>PAD   | KEY<br>PAD          | 11 |
| 10 | EM_<br>D30         | EM_<br>D31         | EM_<br>WE_<br>DQM0 | VDDS       |                |                    |               |               | VDD            | VSS                  | VSS                  | VSS                  | VSS                 | VDD                  | -                   |                     |                     |                     | VDDS                | KEY<br>PAD<br>10       | KEY<br>PAD<br>09    | KEY<br>PAD<br>08    | 10 |
| 9  | EM_<br>WE_<br>DQM3 | EM_<br>WE_<br>DQM2 | EM_<br>WE_<br>DQM1 | VDDS       |                |                    |               |               | vss            | VDD                  | VDD                  | VDD                  | VDD                 | VSS_<br>AIC_         | -                   |                     |                     |                     | VDDS                | KEY<br>PAD             | KEY<br>PAD          | KEY<br>PAD          | 9  |
| 8  | EM_<br>CS2         | EM_<br>CS1         | EM_<br>CS0         | VDDS       |                |                    |               |               |                |                      |                      |                      |                     | CLK                  | J                   |                     |                     |                     | N/C                 | KEY<br>PAD             | 06<br>KEY<br>PAD    | KEY<br>PAD          | 8  |
| 7  | EM_<br>CS5         | EM_<br>CS4         | EM_<br>CS3         | VDDS       |                |                    |               |               |                |                      |                      |                      |                     |                      |                     |                     |                     |                     | N/C                 | 04<br>N/C              | KEY<br>PAD<br>01    | KEY<br>PAD          | 7  |
| 6  | EM_<br>RAS         | EM_<br>WAIT        | EM_<br>HIZ         | EM_<br>CLK |                |                    |               |               |                |                      |                      |                      |                     |                      |                     |                     |                     |                     | N/C                 | N/C                    | VR_<br>ENBL         | VR_<br>BASE1        | 6  |
| 5  | EM_<br>CAS         | EM_<br>OE          | EM_<br>RW          | EM_<br>CKE |                |                    |               |               |                |                      |                      |                      |                     |                      |                     |                     |                     |                     | N/C                 | N/C                    | N/C                 | N/C                 | 5  |
| 4  | EM_<br>WE          | UART_<br>RX        | UART_<br>TX        | VSS        | SSP<br>3       | TEST               | VDDS          | VDDS          | VDDS           | VDDS                 | N/C                  | N/C                  | VDDS                | VDDS                 | N/C                 | N/C                 | N/C                 | N/C                 | VSS_<br>AIC         | N/C                    | N/C                 | N/C                 | 4  |
| 3  | UART_<br>RTS       | UART_<br>CTS       | VSS                | SSP<br>0   | EJTAG_<br>DINT | EJTAG_<br>TRST     | EJTAG_<br>TDI | JTAG_<br>EMU0 | JTAG_<br>TCK   | VLYNQ<br>5_          | N/C                  | McBSP_<br>CLK_       | McBSP_<br>D_RX      | McBSP_<br>FS_TX      | GPIO<br>0           | GPIO<br>1           | GPIO<br>2           | N/C                 | N/C                 | VSS_<br>AIC            | N/C                 | N/C                 | 3  |
| 2  | VSS                | VSS                | RE<br>SET_         | SSP<br>2   | EJTAG_<br>SYSR | ō<br>EJTAG_<br>TCK | EJTAG_<br>TMS | JTAG_<br>TRST | JTAG_<br>TD0   | CLK<br>VLYNQ<br>5_   | VLYNQ<br>5_          | _RX<br>N/C           | McBSP_<br>CLK       | McBSP_<br>FS_RX      | VR_<br>BASE         | GPIO<br>3           | GPIO<br>4           | GPIO<br>5           | N/C                 | N/C                    | VSS_<br>AIC         | VSS_<br>AIC         | 2  |
| 1  | VSS                | VSS                | RE<br>SET_         | SSP<br>1   | EJTAG_<br>TRST | EJTAG_<br>TD0      | JTAG_<br>EMU1 | JTAG_<br>TDI  | JTAG_<br>TMS   | RX_D0<br>VLYNQ<br>5_ | TX_D0<br>VLYNQ<br>5_ | N/C                  | _TX                 | McBSP_<br>D_TX       | AIC<br>_CLK_        | AIC<br>_CLK_        | GPIO<br>6           | GPIO<br>7           | N/C                 | N/C                    | VSS_                | VSS_<br>AIC         | 1  |
|    | Α                  | В                  | C                  | D          | 1<br><b>E</b>  | F                  | G             | Н             | J              | RX_D1                | TX_D1                | M                    | N                   | P                    | R                   | о<br>Т              | U                   | V                   | W                   | Υ                      | AA                  | AB                  | l  |

Figure 3-1. TNETV1060 324-Terminal PBGA I/O Assignments, Top View

# 3.1 Functional Symbol Definitions

Use the following functional symbol definitions when reading section 3.2, *Terminal Assignments*, and section 3.3, *Signal Descriptions*.

Table 3-1. I/O Functional Symbol Definitions

| FUNCTIONAL<br>SYMBOL | DEFINITION                                                                                                                                                                                                                                                                                                                                                                                                                                                               |             |  |  |  |  |  |
|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|--|--|--|
| I                    | Input                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Туре        |  |  |  |  |  |
| 0                    | Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Туре        |  |  |  |  |  |
| Р                    | Power input voltage terminal highlighting I/O (3.3 V), core (1.5 V), and analog voltages                                                                                                                                                                                                                                                                                                                                                                                 | Туре        |  |  |  |  |  |
| G                    | Ground input voltage terminal highlighting both digital and analog grounds                                                                                                                                                                                                                                                                                                                                                                                               | Туре        |  |  |  |  |  |
| N/C                  | No connection. Do not bias or use as a routing point.                                                                                                                                                                                                                                                                                                                                                                                                                    | Туре        |  |  |  |  |  |
| U                    | Internal 100-µA pullup provided for this terminal, with power supplied from VDDS (3.3-V I/O power)                                                                                                                                                                                                                                                                                                                                                                       | Pullup/down |  |  |  |  |  |
| u                    | Internal 20-µA pullup provided for this terminal, with power supplied from VDDS (3.3-V I/O power)                                                                                                                                                                                                                                                                                                                                                                        | Pullup/down |  |  |  |  |  |
| D                    | Internal 100-µA pulldown provided for this terminal                                                                                                                                                                                                                                                                                                                                                                                                                      | Pullup/down |  |  |  |  |  |
| 4                    | 4-mA source and 4-mA sink for the defined output driver                                                                                                                                                                                                                                                                                                                                                                                                                  | Drive       |  |  |  |  |  |
| 8                    | 8-mA source and 8-mA sink for the defined output driver                                                                                                                                                                                                                                                                                                                                                                                                                  | Drive       |  |  |  |  |  |
| FS                   | Provides a fail-safe feature to the input receiver or output driver. The fail-safe feature provides power-down protection for TNETV1060 I/Os connected to an actively powered-up external device. This allows the fail-safe terminal to be driven above its own supply-voltage level. A fail-safe terminal has no diodes to the power-supply rail, which ensures that no current flows into the terminal if a signal is applied when VDD or VDDS are 0 V (powered down). | Fail safe   |  |  |  |  |  |
| LN                   | Provides a low-noise feature to the defined output driver                                                                                                                                                                                                                                                                                                                                                                                                                | Low noise   |  |  |  |  |  |
| 3.3-V I/O            | I/O input power, typically 3.3 V                                                                                                                                                                                                                                                                                                                                                                                                                                         | Other       |  |  |  |  |  |
| 1.5-V core           | Core input power, typically supplied at 1.5 V by the internal voltage regulator                                                                                                                                                                                                                                                                                                                                                                                          | Other       |  |  |  |  |  |
| V analog             | Analog input power that may have special needs                                                                                                                                                                                                                                                                                                                                                                                                                           | Other       |  |  |  |  |  |
| GND                  | Ground input voltage, typically 0 V                                                                                                                                                                                                                                                                                                                                                                                                                                      | Other       |  |  |  |  |  |
| GND analog           | Analog ground input voltage, typically 0 V, that may have special needs                                                                                                                                                                                                                                                                                                                                                                                                  | Other       |  |  |  |  |  |
| oscillator           | Special oscillator I/O terminals                                                                                                                                                                                                                                                                                                                                                                                                                                         | Other       |  |  |  |  |  |
| analog               | Analog input terminal that may have special needs                                                                                                                                                                                                                                                                                                                                                                                                                        | Other       |  |  |  |  |  |
| V regulator          | Special voltage regulator I/O terminals                                                                                                                                                                                                                                                                                                                                                                                                                                  | Other       |  |  |  |  |  |
| _M                   | Indicates the minus input or output terminal for a differential pair                                                                                                                                                                                                                                                                                                                                                                                                     | Names       |  |  |  |  |  |
| _P                   | Indicates the plus input or output terminal for a differential pair                                                                                                                                                                                                                                                                                                                                                                                                      | Names       |  |  |  |  |  |
| _l                   | Indicates an input terminal                                                                                                                                                                                                                                                                                                                                                                                                                                              | Names       |  |  |  |  |  |
| _0                   | Indicates an output terminal                                                                                                                                                                                                                                                                                                                                                                                                                                             | Names       |  |  |  |  |  |
| _DI                  | Indicates an input terminal                                                                                                                                                                                                                                                                                                                                                                                                                                              | Names       |  |  |  |  |  |
| _DO                  | Indicates an output terminal                                                                                                                                                                                                                                                                                                                                                                                                                                             | Names       |  |  |  |  |  |

# 3.2 Terminal Assignments

Table 3–2. TNETV1060 PBGA I/Os (Sorted by Terminal)<sup>†</sup>

| TERMINAL |      | PULL    | DRIVE  | FAIL | LOW   |               | TERM        | INAL FUNCTION NAM | IES    |  |  |
|----------|------|---------|--------|------|-------|---------------|-------------|-------------------|--------|--|--|
| NO.      | TYPE | UP/DOWN | I (mA) | SAFE | NOISE | OTHER         | PRIMARY     | TERTIARY          |        |  |  |
| A1       | G    |         |        |      |       | GND           | VSS         |                   |        |  |  |
| A2       | G    |         |        |      |       | GND           | VSS         |                   |        |  |  |
| АЗ       | 0    |         | 4      |      |       |               | UART_RTS    |                   |        |  |  |
| A4       | 0    |         | 8      |      |       |               | EM_WE       |                   |        |  |  |
| A5       | 0    |         | 8      |      |       |               | EM_CAS      |                   |        |  |  |
| A6       | 0    |         | 8      |      |       |               | EM_RAS      |                   |        |  |  |
| A7       | 0    |         | 8      |      |       |               | EM_CS5      |                   |        |  |  |
| A8       | 0    |         | 8      |      |       |               | EM_CS2      |                   |        |  |  |
| A9       | 0    |         | 8      |      |       |               | EM_WE_DQM3  |                   |        |  |  |
| A10      | I/O  | u       | 8      |      |       |               | EM_D30      |                   |        |  |  |
| A11      | I/O  | u       | 8      |      |       |               | EM_D28      |                   |        |  |  |
| A12      | I/O  | u       | 8      |      |       |               | EM_D24      |                   |        |  |  |
| A13      | I/O  | u       | 8      |      |       |               | EM_D20      |                   |        |  |  |
| A14      | I/O  | u       | 8      |      |       |               | EM_D17      |                   |        |  |  |
| A15      | I/O  | u       | 8      |      |       |               | EM_D14      |                   |        |  |  |
| A16      | I/O  | u       | 8      |      |       |               | EM_D11      |                   |        |  |  |
| A17      | I/O  | u       | 8      |      |       |               | EM_D08      |                   |        |  |  |
| A18      | I/O  | u       | 8      |      |       |               | EM_D04      |                   |        |  |  |
| A19      | I/O  | u       | 8      |      |       |               | EM_D01      |                   |        |  |  |
| A20      | I/O  | u       | 8      |      |       |               | EM_A23      |                   |        |  |  |
| A21      | G    |         |        |      |       | GND           | VSS         |                   |        |  |  |
| A22      | G    |         |        |      |       | GND           | VSS         |                   |        |  |  |
| AA1      | G    |         |        |      |       | GND<br>analog | VSS_AIC     |                   |        |  |  |
| AA2      | G    |         |        |      |       | GND<br>analog | VSS_AIC     |                   |        |  |  |
| AA3      | N/C  |         |        |      |       |               | N/C         |                   |        |  |  |
| AA4      | N/C  |         |        |      |       |               | N/C         |                   |        |  |  |
| AA5      | N/C  |         |        |      |       |               | N/C         |                   |        |  |  |
| AA6      | ı    |         |        |      |       | analog        | VR_ENBL     |                   |        |  |  |
| AA7      | I/O  | D       | 4      | FS   | LN    |               | KEYPAD01    |                   | GPIO09 |  |  |
| AA8      | I/O  | D       | 4      | FS   | LN    |               | KEYPAD03    |                   | GPIO11 |  |  |
| AA9      | I/O  | D       | 4      | FS   | LN    |               | KEYPAD06    |                   | GPIO14 |  |  |
| AA10     | I/O  | U       | 4      |      | LN    |               | KEYPAD09    |                   | GPIO17 |  |  |
| AA11     | I/O  | U       | 4      |      | LN    |               | KEYPAD12    |                   | GPIO20 |  |  |
| AA12     | I/O  | U       | 4      |      |       |               | LCD_BIAS_E0 | AIC_RESET         |        |  |  |
| AA13     | I/O  | U       | 4      |      |       |               | LCD_VSYNC_A | MII_MD_CLK        |        |  |  |
| AA14     | I/O  | U       | 4      |      |       |               | LCD_D02     | MII_P0_TX_D1      | GPIO26 |  |  |
| AA15     | I/O  | U       | 4      |      |       |               | LCD_D05     | MII_P0_TX_ENBL    | GPIO29 |  |  |
| AA16     | I/O  | U       | 4      |      |       |               | LCD_D08     | MII_P0_COL        | GPIO32 |  |  |
| AA17     | I/O  | U       | 4      |      |       |               | LCD_D11     | MII_P0_RX_DV      | GPIO35 |  |  |

<sup>†</sup> See Table 3–1 for functional symbol definitions.

Table 3–2. TNETV1060 PBGA I/Os (Sorted by Terminal)<sup>†</sup> (Continued)

| TERMINAL |      | PULL    | DRIVE  | FAIL | LOW   |                | TERMINAL FUNCTION NAMES |               |            |  |  |
|----------|------|---------|--------|------|-------|----------------|-------------------------|---------------|------------|--|--|
| NO.      | TYPE | UP/DOWN | I (mA) | SAFE | NOISE | OTHER          | PRIMARY                 | SECONDARY     | TERTIARY   |  |  |
| AA18     | I/O  | U       | 4      |      |       |                | LCD_D15                 | MII_P0_RX_D3  | GPIO39     |  |  |
| AA19     | I/O  | U       | 8      |      |       |                | P0_LINK                 | AIC_DI        | P0_FX_RX   |  |  |
| AA20     | I/O  | U       | 8      |      |       |                | P0_FDUPLEX              | AIC_S_CLK     | P0_FX_ENBL |  |  |
| AA21     | I/O  | U       | 8      |      |       |                | P1_LINK                 | MII_P1_RX_D1  | P1_FX_RX   |  |  |
| AA22     | I/O  | U       | 8      |      |       |                | P1_FDUPLEX              | MII_P1_RX_D3  | P1_FX_ENBL |  |  |
| AB1      | G    |         |        |      |       | GND<br>analog  | VSS_AIC                 |               |            |  |  |
| AB2      | G    |         |        |      |       | GND<br>analog  | VSS_AIC                 |               |            |  |  |
| AB3      | N/C  |         |        |      |       |                | N/C                     |               |            |  |  |
| AB4      | N/C  |         |        |      |       |                | N/C                     |               |            |  |  |
| AB5      | N/C  |         |        |      |       |                | N/C                     |               |            |  |  |
| AB6      | 0    |         |        |      |       | V<br>regulator | VR_BASE1                |               |            |  |  |
| AB7      | I/O  | D       | 4      | FS   | LN    |                | KEYPAD00                |               | GPIO08     |  |  |
| AB8      | I/O  | D       | 4      | FS   | LN    |                | KEYPAD02                |               | GPIO10     |  |  |
| AB9      | I/O  | D       | 4      | FS   | LN    |                | KEYPAD05                |               | GPIO13     |  |  |
| AB10     | I/O  | U       | 4      |      | LN    |                | KEYPAD08                |               | GPIO16     |  |  |
| AB11     | I/O  | U       | 4      |      | LN    |                | KEYPAD11                |               | GPIO19     |  |  |
| AB12     | I/O  | U       | 4      |      | LN    |                | KEYPAD15                |               | GPIO23     |  |  |
| AB13     | I/O  | U       | 8      |      |       |                | LCD_E1                  | DSP_FUNCTEST1 |            |  |  |
| AB14     | I/O  | U       | 4      |      |       |                | LCD_D01                 | MII_P0_TX_D0  | GPIO25     |  |  |
| AB15     | I/O  | U       | 4      |      |       |                | LCD_D04                 | MII_P0_TX_D3  | GPIO28     |  |  |
| AB16     | I/O  | U       | 4      |      |       |                | LCD_D07                 | MII_P0_LINK   | GPIO31     |  |  |
| AB17     | I/O  | U       | 4      |      |       |                | LCD_D10                 | MII_P0_RX_CLK | GPIO34     |  |  |
| AB18     | I/O  | U       | 4      |      |       |                | LCD_D14                 | MII_P0_RX_D2  | GPIO38     |  |  |
| AB19     | I/O  | U       | 8      | FS   | LN    |                | P0_100MB                | AIC_DO        | P0_FX_SD   |  |  |
| AB20     | I/O  | U       | 8      |      |       |                | P0_ACTIVITY             | AIC_FS        | P0_FX_TX   |  |  |
| AB21     | I/O  | U       | 8      |      |       |                | P1_100MB                | AIC_PWRDWN    | P1_FX_SD   |  |  |
| AB22     | I/O  | U       | 8      |      |       |                | P1_ACTIVITY             | MII_P1_RX_D2  | P1_FX_TX   |  |  |
| B1       | G    |         |        |      |       | GND            | VSS                     |               |            |  |  |
| B2       | G    |         |        |      |       | GND            | VSS                     |               |            |  |  |
| B3       | ı    | U       |        |      |       |                | UART_CTS                |               |            |  |  |
| B4       | ı    | U       |        |      |       |                | UART_RX                 |               |            |  |  |
| B5       | 0    |         | 8      |      |       |                | EM_OE                   |               |            |  |  |
| B6       | ı    | D       |        |      |       |                | EM_WAIT                 |               |            |  |  |
| B7       | 0    |         | 8      |      |       |                | EM_CS4                  |               |            |  |  |
| B8       | 0    |         | 8      |      |       |                | EM_CS1                  |               |            |  |  |
| B9       | 0    |         | 8      |      |       |                | EM_WE_DQM2              |               |            |  |  |
| B10      | I/O  | u       | 8      |      |       |                | EM_D31                  |               |            |  |  |
| B11      | I/O  | u       | 8      |      |       |                | EM_D29                  |               |            |  |  |
| B12      | I/O  | u       | 8      |      |       |                | EM_D25                  |               |            |  |  |

<sup>†</sup> See Table 3–1 for functional symbol definitions.

Table 3–2. TNETV1060 PBGA I/Os (Sorted by Terminal)<sup>†</sup> (Continued)

| TERMINAL |      | PULL    | DRIVE  | FAIL | LOW   |           | TERMI      | NAL FUNCTION NAM | IES      |
|----------|------|---------|--------|------|-------|-----------|------------|------------------|----------|
| NO.      | TYPE | UP/DOWN | I (mA) | SAFE | NOISE | OTHER     | PRIMARY    | SECONDARY        | TERTIARY |
| B13      | I/O  | u       | 8      |      |       |           | EM_D21     |                  |          |
| B14      | I/O  | u       | 8      |      |       |           | EM_D18     |                  |          |
| B15      | I/O  | u       | 8      |      |       |           | EM_D15     |                  |          |
| B16      | I/O  | u       | 8      |      |       |           | EM_D12     |                  |          |
| B17      | I/O  | u       | 8      |      |       |           | EM_D09     |                  |          |
| B18      | I/O  | u       | 8      |      |       |           | EM_D05     |                  |          |
| B19      | I/O  | u       | 8      |      |       |           | EM_D00     |                  |          |
| B20      | I/O  | u       | 8      |      |       |           | EM_A22     |                  |          |
| B21      | G    |         |        |      |       | GND       | VSS        |                  |          |
| B22      | G    |         |        |      |       | GND       | VSS        |                  |          |
| C1       | I    |         |        | FS   |       |           | RESET_I    |                  |          |
| C2       | 0    |         | 4      | FS   | LN    |           | RESET_O    |                  |          |
| C3       | G    |         |        |      |       | GND       | VSS        |                  |          |
| C4       | 0    |         | 4      |      |       |           | UART_TX    |                  |          |
| C5       | 0    |         | 8      |      |       |           | EM_RW      |                  |          |
| C6       | I    | D       |        |      |       |           | EM_HIZ     |                  |          |
| C7       | 0    |         | 8      |      |       |           | EM_CS3     |                  |          |
| C8       | 0    |         | 8      |      |       |           | EM_CS0     |                  |          |
| C9       | 0    |         | 8      |      |       |           | EM_WE_DQM1 |                  |          |
| C10      | 0    |         | 8      |      |       |           | EM_WE_DQM0 |                  |          |
| C11      | I/O  | u       | 8      |      |       |           | EM_D27     |                  |          |
| C12      | I/O  | u       | 8      |      |       |           | EM_D23     |                  |          |
| C13      | I/O  | u       | 8      |      |       |           | EM_D19     |                  |          |
| C14      | I/O  | u       | 8      |      |       |           | EM_D16     |                  |          |
| C15      | I/O  | u       | 8      |      |       |           | EM_D13     |                  |          |
| C16      | I/O  | u       | 8      |      |       |           | EM_D10     |                  |          |
| C17      | I/O  | u       | 8      |      |       |           | EM_D07     |                  |          |
| C18      | I/O  | u       | 8      |      |       |           | EM_D03     |                  |          |
| C19      | I/O  | u       | 8      |      |       |           | EM_A21     |                  |          |
| C20      | G    |         |        |      |       | GND       | VSS        |                  |          |
| C21      | I/O  | u       | 8      |      |       |           | EM_A20     |                  |          |
| C22      | I/O  | u       | 8      |      |       |           | EM_A19     |                  |          |
| D1       | I/O  | D       | 4      |      | LN    |           | SSP1       |                  |          |
| D2       | I/O  | D       | 4      |      | LN    |           | SSP2       |                  |          |
| D3       | I/O  | D       | 4      |      | LN    |           | SSP0       |                  |          |
| D4       | G    |         |        |      |       | GND       | VSS        |                  |          |
| D5       | 0    |         | 8      |      |       |           | EM_CKE     |                  |          |
| D6       | I/O  |         | 8      |      |       |           | EM_CLK     |                  |          |
| D7       | Р    |         |        |      |       | 3.3-V I/O | VDDS       |                  |          |
| D8       | Р    |         |        |      |       | 3.3-V I/O | VDDS       |                  |          |
| D9       | Р    |         |        |      |       | 3.3-V I/O | VDDS       |                  |          |
| D10      | Р    |         |        |      |       | 3.3-V I/O | VDDS       |                  |          |

 $<sup>^{\</sup>dagger}$  See Table 3–1 for functional symbol definitions.

Table 3–2. TNETV1060 PBGA I/Os (Sorted by Terminal)<sup>†</sup> (Continued)

| TERMINAL |      | PULL    | DRIVE  | FAIL | LOW      |           | TERMI         | NAL FUNCTION NAM | /IES     |
|----------|------|---------|--------|------|----------|-----------|---------------|------------------|----------|
| NO.      | TYPE | UP/DOWN | I (mA) | SAFE | NOISE    | OTHER     | PRIMARY       | SECONDARY        | TERTIARY |
| D11      | I/O  | u       | 8      |      |          |           | EM_D26        |                  |          |
| D12      | I/O  | u       | 8      |      |          |           | EM_D22        |                  |          |
| D13      | Р    |         |        |      |          | 3.3-V I/O | VDDS          |                  |          |
| D14      | Р    |         |        |      |          | 3.3-V I/O | VDDS          |                  |          |
| D15      | Р    |         |        |      |          | 3.3-V I/O | VDDS          |                  |          |
| D16      | Р    |         |        |      |          | 3.3-V I/O | VDDS          |                  |          |
| D17      | I/O  | u       | 8      |      |          |           | EM_D06        |                  |          |
| D18      | I/O  | u       | 8      |      |          |           | EM_D02        |                  |          |
| D19      | G    |         |        |      |          | GND       | VSS           |                  |          |
| D20      | I/O  | u       | 8      |      |          |           | EM_A18        |                  |          |
| D21      | I/O  | u       | 8      |      |          |           | EM_A17        |                  |          |
| D22      | I/O  | u       | 8      |      |          |           | EM_A16        |                  |          |
| E1       | I    | D       |        | FS   |          |           | EJTAG_TRST1   |                  |          |
| E2       | I    | U       |        |      |          |           | EJTAG_SYSRST  |                  |          |
| E3       | I    | U       |        |      |          |           | EJTAG_DINT    |                  |          |
| E4       | I/O  | D       | 4      |      | LN       |           | SSP3          |                  |          |
| E19      | I/O  | u       | 8      |      |          |           | EM_A15        |                  |          |
| E20      | I/O  | u       | 8      |      |          |           | <br>EM_A14    |                  |          |
| E21      | I/O  | u       | 8      |      |          |           | <br>EM_A13    |                  |          |
| E22      | I/O  | u       | 8      |      |          |           | <br>EM_A12    |                  |          |
| F1       | 0    |         | 4      | FS   | LN       |           | EJTAG_TDO     |                  |          |
| F2       | ı    | U       |        |      |          |           | EJTAG_TCK     |                  |          |
| F3       | ı    | D       |        | FS   |          |           | EJTAG_TRST0   |                  |          |
| F4       | I    | D       |        | FS   |          |           | TEST          |                  |          |
| F19      | I/O  | u       | 8      |      |          |           | EM_A11        |                  |          |
| F20      | I/O  | u       | 8      |      |          |           | <br>EM_A10    |                  |          |
| F21      | I/O  | u       | 8      |      |          |           | <br>EM_A09    |                  |          |
| F22      | I/O  | u       | 8      |      |          |           | <br>EM_A08    |                  |          |
| G1       | I/O  | U       | 4      |      | LN       |           | <br>JTAG_EMU1 |                  |          |
| G2       | ı    | U       |        |      |          |           | EJTAG_TMS     |                  |          |
| G3       | ı    | U       |        |      | 1        |           | EJTAG_TDI     |                  |          |
| G4       | Р    |         |        |      |          | 3.3-V I/O | VDDS          |                  |          |
| G19      | Р    |         |        |      | 1        | 3.3-V I/O | VDDS          |                  |          |
| G20      | I/O  | u       | 8      |      |          | ,         | EM_A07        |                  |          |
| G21      | I/O  | u       | 8      |      | 1        |           | <br>EM_A06    |                  |          |
| G22      | I/O  | u       | 8      |      |          |           | <br>EM_A05    |                  |          |
| H1       | ı    | U       |        |      |          |           | <br>JTAG_TDI  |                  |          |
| H2       | ı    | D       |        | FS   |          |           | JTAG_TRST     |                  |          |
| H3       | I/O  | U       | 4      |      | LN       |           | JTAG_EMU0     |                  |          |
| H4       | P    |         |        |      |          | 3.3-V I/O | VDDS          |                  |          |
| H19      | Р    |         |        |      |          | 3.3-V I/O | VDDS          |                  |          |
| H20      | I/O  | u       | 8      |      | <u> </u> | . ,, -    | EM_A04        |                  |          |

<sup>†</sup> See Table 3–1 for functional symbol definitions.

Table 3–2. TNETV1060 PBGA I/Os (Sorted by Terminal)<sup>†</sup> (Continued)

| TERMINAL |      | PULL    | DRIVE  | FAIL | LOW   |            | TERMI        | NAL FUNCTION NAM | ES       |
|----------|------|---------|--------|------|-------|------------|--------------|------------------|----------|
| NO.      | TYPE | UP/DOWN | I (mA) | SAFE | NOISE | OTHER      | PRIMARY      | SECONDARY        | TERTIARY |
| H21      | I/O  | u       | 8      |      |       |            | EM_A03       |                  |          |
| H22      | I/O  | u       | 8      |      |       |            | EM_A02       |                  |          |
| J1       | I    | U       |        |      |       |            | JTAG_TMS     |                  |          |
| J2       | 0    |         | 4      | FS   | LN    |            | JTAG_TDO     |                  |          |
| J3       | I    | U       |        |      |       |            | JTAG_TCK     |                  |          |
| J4       | Р    |         |        |      |       | 3.3-V I/O  | VDDS         |                  |          |
| J9       | G    |         |        |      |       | GND        | VSS          |                  |          |
| J10      | Р    |         |        |      |       | 1.5-V core | VDD          |                  |          |
| J11      | Р    |         |        |      |       | 1.5-V core | VDD          |                  |          |
| J12      | Р    |         |        |      |       | 1.5-V core | VDD          |                  |          |
| J13      | Р    |         |        |      |       | 1.5-V core | VDD          |                  |          |
| J14      | G    |         |        |      |       | GND        | VSS          |                  |          |
| J19      | Р    |         |        |      |       | 3.3-V I/O  | VDDS         |                  |          |
| J20      | I/O  | u       | 8      |      |       |            | EM_A01       |                  |          |
| J21      | I/O  | u       | 8      |      |       |            | EM_A00       |                  |          |
| J22      | I/O  | U       | 4      |      |       |            | TELE_CLK_O   | MII_P1_RX_D0     |          |
| K1       | ı    |         |        |      |       |            | VLYNQ5_RX_D1 |                  |          |
| K2       | I    |         |        |      |       |            | VLYNQ5_RX_D0 |                  |          |
| КЗ       | I/O  | U       | 8      |      |       |            | VLYNQ5_CLK   |                  |          |
| K4       | Р    |         |        |      |       | 3.3-V I/O  | VDDS         |                  |          |
| K9       | Р    |         |        |      |       | 1.5-V core | VDD          |                  |          |
| K10      | G    |         |        |      |       | GND        | VSS          |                  |          |
| K11      | G    |         |        |      |       | GND        | VSS          |                  |          |
| K12      | G    |         |        |      |       | GND        | VSS          |                  |          |
| K13      | G    |         |        |      |       | GND        | VSS          |                  |          |
| K14      | Р    |         |        |      |       | 1.5-V core | VDD          |                  |          |
| K19      | Р    |         |        |      |       | 3.3-V I/O  | VDDS         |                  |          |
| K20      | I/O  | U       | 4      |      |       |            | TELE_CS      | MII_P1_RX_ERR    | GPIO49   |
| K21      | I/O  | U       | 4      |      |       |            | TELE_INT     | MII_P1_RX_CLK    | GPIO50   |
| K22      | I/O  | U       | 4      |      |       |            | TELE_RESET   | MII_P1_RX_DV     | GPIO51   |
| L1       | I/O  |         | 8      |      |       |            | VLYNQ5_TX_D1 |                  |          |
| L2       | I/O  |         | 8      |      |       |            | VLYNQ5_TX_D0 |                  |          |
| L3       | N/C  |         |        |      |       |            | N/C          |                  |          |
| L4       | N/C  |         |        |      |       |            | N/C          |                  |          |
| L9       | Р    |         |        |      |       | 1.5-V core | VDD          |                  |          |
| L10      | G    |         |        |      |       | GND        | VSS          |                  |          |
| L11      | G    |         |        |      |       | GND        | VSS          |                  |          |
| L12      | G    |         |        |      |       | GND        | VSS          |                  |          |
| L13      | G    |         |        |      |       | GND        | VSS          |                  |          |
| L14      | Р    |         |        |      |       | 1.5-V core | VDD          |                  |          |
| L19      | I/O  | U       | 4      |      |       |            | TELE_CLK_I   | MII_P1_TX_D2     | GPIO43   |
| L20      | I/O  | U       | 4      |      |       |            | TELE_FS      | MII_P1_COL       | GPIO48   |

 $<sup>^{\</sup>dagger}$  See Table 3–1 for functional symbol definitions.

Table 3–2. TNETV1060 PBGA I/Os (Sorted by Terminal)<sup>†</sup> (Continued)

| TERMINAL |      | PULL    | DRIVE  | FAIL | LOW   |               | TERMI        | NAL FUNCTION NAM | ES       |
|----------|------|---------|--------|------|-------|---------------|--------------|------------------|----------|
| NO.      | TYPE | UP/DOWN | I (mA) | SAFE | NOISE | OTHER         | PRIMARY      | SECONDARY        | TERTIARY |
| L21      | I/O  | U       | 4      |      |       |               | TELE_RINGIN3 | MII_P1_TX_CLK    | GPIO46   |
| L22      | I/O  | U       | 4      |      |       |               | TELE_RINGIN4 | MII_P1_LINK      | GPIO47   |
| M1       | N/C  |         |        |      |       |               | N/C          |                  |          |
| M2       | N/C  |         |        |      |       |               | N/C          |                  |          |
| М3       | I/O  | U       | 4      |      | LN    |               | McBSP_CLK_RX |                  |          |
| M4       | N/C  |         |        |      |       |               | N/C          |                  |          |
| M9       | Р    |         |        |      |       | 1.5-V core    | VDD          |                  |          |
| M10      | G    |         |        |      |       | GND           | VSS          |                  |          |
| M11      | G    |         |        |      |       | GND           | VSS          |                  |          |
| M12      | G    |         |        |      |       | GND           | VSS          |                  |          |
| M13      | G    |         |        |      |       | GND           | VSS          |                  |          |
| M14      | Р    |         |        |      |       | 1.5-V core    | VDD          |                  |          |
| M19      | I/O  | U       | 4      |      |       |               | TELE_DCLK    | MII_P1_CRS       | GPIO40   |
| M20      | I/O  | U       | 4      |      |       |               | TELE_DO      | MII_P1_TX_D1     | GPIO42   |
| M21      | I/O  | U       | 4      |      |       |               | TELE_RINGIN1 | MII_P1_TX_D3     | GPIO44   |
| M22      | I/O  | U       | 4      |      |       |               | TELE_RINGIN2 | MII_P1_TX_ENBL   | GPIO45   |
| N1       | N/C  |         |        |      |       |               | N/C          |                  |          |
| N2       | I/O  | U       | 4      |      | LN    |               | McBSP_CLK_TX |                  |          |
| N3       | ı    | D       |        | FS   |       |               | McBSP_D_RX   |                  |          |
| N4       | Р    |         |        |      |       | 3.3-V I/O     | VDDS         |                  |          |
| N9       | Р    |         |        |      |       | 1.5-V core    | VDD          |                  |          |
| N10      | G    |         |        |      |       | GND           | VSS          |                  |          |
| N11      | G    |         |        |      |       | GND           | VSS          |                  |          |
| N12      | G    |         |        |      |       | GND           | VSS          |                  |          |
| N13      | G    |         |        |      |       | GND           | VSS          |                  |          |
| N14      | Р    |         |        |      |       | 1.5-V core    | VDD          |                  |          |
| N19      | Р    |         |        |      |       | V analog      | VDD_PLL      |                  |          |
| N20      | I/O  | U       | 4      |      |       |               | TELE_DI      | MII_P1_TX_D0     | GPIO41   |
| N21      | G    |         |        |      |       | GND<br>analog | VSS_REF_CLK  |                  |          |
| N22      | 0    |         |        |      |       | oscillator    | REF_CLK_O    |                  |          |
| P1       | 0    |         | 4      | FS   | LN    |               | McBSP_D_TX   |                  |          |
| P2       | I/O  | D       | 4      | FS   | LN    |               | McBSP_FS_RX  |                  |          |
| P3       | I/O  | D       | 4      | FS   | LN    |               | McBSP_FS_TX  |                  |          |
| P4       | Р    |         |        |      |       | 3.3-V I/O     | VDDS         |                  |          |
| P9       | G    |         |        |      |       | GND<br>analog | VSS_AIC_CLK  |                  |          |
| P10      | Р    |         |        |      |       | 1.5-V core    | VDD          |                  |          |
| P11      | Р    |         |        |      |       | 1.5-V core    | VDD          |                  |          |
| P12      | Р    |         |        |      |       | 1.5-V core    | VDD          |                  |          |
| P13      | Р    |         |        |      |       | 1.5-V core    | VDD          |                  |          |

 $<sup>^{\</sup>dagger}$  See Table 3–1 for functional symbol definitions.

Table 3–2. TNETV1060 PBGA I/Os (Sorted by Terminal)<sup>†</sup> (Continued)

| TERMINAL TYPE |      | PULL PULL | DRIVE  |      | LOW   | 071150         | TERMI        | NAL FUNCTION NAM | <b>MES</b> |
|---------------|------|-----------|--------|------|-------|----------------|--------------|------------------|------------|
| NO.           | TYPE | UP/DOWN   | I (mA) | SAFE | NOISE | OTHER          | PRIMARY      | SECONDARY        | TERTIARY   |
| P14           | G    |           |        |      |       | GND<br>analog  | VSS_PLL      |                  |            |
| P19           | ı    |           |        |      |       | analog         | P1_RX_P      |                  |            |
| P20           | Р    |           |        |      |       | V analog       | VDDA_PHY1_34 |                  |            |
| P21           | I    | D         |        |      |       |                | ALT_CLK_I    |                  |            |
| P22           | I/O  |           |        |      |       | oscillator     | REF_CLK_I    |                  |            |
| R1            | I/O  |           |        |      |       | oscillator     | AIC_CLK_I    |                  |            |
| R2            | 0    |           |        |      |       | V<br>regulator | VR_BASE2     |                  |            |
| R3            | I/O  | U         | 4      |      | LN    |                | GPIO0        |                  | EXT_INT1   |
| R4            | Р    |           |        |      |       | V analog       | VDDA_AIC     |                  |            |
| R19           | I    |           |        |      |       | analog         | P1_RX_M      |                  |            |
| R20           | G    |           |        |      |       | GND<br>analog  | VSS_PHY1_34  |                  |            |
| R21           | G    |           |        |      |       | GND<br>analog  | VSS_PHY1_1   |                  |            |
| R22           | 0    |           |        |      |       | analog         | P1_TX_P      |                  |            |
| T1            | 0    |           |        |      |       | oscillator     | AIC_CLK_O    |                  |            |
| T2            | I/O  | U         | 4      |      | LN    |                | GPIO3        |                  | EXT_INT4   |
| T3            | I/O  | U         | 4      |      | LN    |                | GPIO1        |                  | EXT_INT2   |
| T4            | Р    |           |        |      |       | V analog       | VDDA_AIC     |                  |            |
| T19           | G    |           |        |      |       | GND<br>analog  | VSS_PHY1_ESD |                  |            |
| T20           | G    |           |        |      |       | GND<br>analog  | VSS_PHY1_2   |                  |            |
| T21           | G    |           |        |      |       | GND<br>analog  | VSS_PHY1_1   |                  |            |
| T22           | 0    |           |        |      |       | analog         | P1_TX_M      |                  |            |
| U1            | I/O  | U         | 4      |      | LN    |                | GPIO6        |                  |            |
| U2            | I/O  | U         | 4      |      | LN    |                | GPIO4        |                  |            |
| U3            | I/O  | U         | 4      |      | LN    |                | GPIO2        |                  | EXT_INT3   |
| U4            | N/C  |           |        |      |       |                | N/C          |                  |            |
| U19           | Р    |           |        |      |       | V analog       | VDDA_PHY1_2  |                  |            |
| U20           | Р    |           |        |      |       | V analog       | VDDA_PHY0_2  |                  |            |
| U21           | Р    |           |        |      |       | V analog       | VDDA_PHY0_1  |                  |            |
| U22           | Р    |           |        |      |       | V analog       | VDDA_PHY1_1  |                  |            |
| V1            | I/O  | U         | 4      |      | LN    |                | GPIO7        |                  |            |
| V2            | I/O  | U         | 4      |      | LN    |                | GPIO5        |                  | SSP4       |
| V3            | N/C  |           |        |      |       |                | N/C          |                  |            |
| V4            | N/C  |           |        |      |       |                | N/C          |                  |            |
| V19           | G    |           |        |      |       | GND<br>analog  | VSS_PHY0_ESD |                  |            |

 $<sup>^{\</sup>dagger}$  See Table 3–1 for functional symbol definitions.

Table 3–2. TNETV1060 PBGA I/Os (Sorted by Terminal) $^{\dagger}$  (Continued)

| TERMINAL |      | PULL    | DRIVE  | FAIL | LOW   |               | TERMI          | NAL FUNCTION NAM | ES       |
|----------|------|---------|--------|------|-------|---------------|----------------|------------------|----------|
| NO.      | TYPE | UP/DOWN | I (mA) | SAFE | NOISE | OTHER         | PRIMARY        | SECONDARY        | TERTIARY |
| V20      | G    |         |        |      |       | GND<br>analog | VSS_PHY0_2     |                  |          |
| V21      | G    |         |        |      |       | GND<br>analog | VSS_PHY0_1     |                  |          |
| V22      | 0    |         |        |      |       | analog        | P0_TX_M        |                  |          |
| W1       | N/C  |         |        |      |       |               | N/C            |                  |          |
| W2       | N/C  |         |        |      |       |               | N/C            |                  |          |
| W3       | N/C  |         |        |      |       |               | N/C            |                  |          |
| W4       | G    |         |        |      |       | GND<br>analog | VSS_AIC        |                  |          |
| W5       | N/C  |         |        |      |       |               | N/C            |                  |          |
| W6       | N/C  |         |        |      |       |               | N/C            |                  |          |
| W7       | Р    |         |        |      |       | V analog      | VDDA_AIC       |                  |          |
| W8       | Р    |         |        |      |       | V analog      | VDDA_AIC       |                  |          |
| W9       | Р    |         |        |      |       | 3.3-V I/O     | VDDS           |                  |          |
| W10      | Р    |         |        |      |       | 3.3-V I/O     | VDDS           |                  |          |
| W11      | I/O  | U       | 4      |      | LN    |               | KEYPAD13       |                  | GPIO21   |
| W12      | I/O  | U       | 4      |      |       |               | LCD_HSYNC_W    | MII_MD_IO        |          |
| W13      | Р    |         |        |      |       | 3.3-V I/O     | VDDS           |                  |          |
| W14      | Р    |         |        |      |       | 3.3-V I/O     | VDDS           |                  |          |
| W15      | Р    |         |        |      |       | 3.3-V I/O     | VDDS           |                  |          |
| W16      | Р    |         |        |      |       | 3.3-V I/O     | VDDS           |                  |          |
| W17      | I/O  | U       | 4      |      |       |               | LCD_D13        | MII_P0_RX_D1     | GPIO37   |
| W18      | 0    |         |        |      |       | analog        | PHY_REF        |                  |          |
| W19      | ı    |         |        |      |       | analog        | P0_RX_M        |                  |          |
| W20      | G    |         |        |      |       | GND<br>analog | VSS_PHY0_34    |                  |          |
| W21      | G    |         |        |      |       | GND<br>analog | VSS_PHY0_1     |                  |          |
| W22      | 0    |         |        |      |       | analog        | P0_TX_P        |                  |          |
| Y1       | N/C  |         |        |      |       |               | N/C            |                  |          |
| Y2       | N/C  |         |        |      |       |               | N/C            |                  |          |
| Y3       | G    |         |        |      |       | GND<br>analog | VSS_AIC        |                  |          |
| Y4       | N/C  |         |        |      |       |               | N/C            |                  |          |
| Y5       | N/C  |         |        |      |       |               | N/C            |                  |          |
| Y6       | N/C  |         |        |      |       |               | N/C            |                  |          |
| Y7       | N/C  |         |        |      |       |               | N/C            |                  |          |
| Y8       | I/O  | D       | 4      | FS   | LN    |               | KEYPAD04       |                  | GPIO12   |
| Y9       | I/O  | D       | 4      | FS   | LN    |               | KEYPAD07       |                  | GPIO15   |
| Y10      | I/O  | U       | 4      |      | LN    |               | KEYPAD10       |                  | GPIO18   |
| Y11      | I/O  | U       | 4      |      | LN    |               | KEYPAD14       |                  | GPIO22   |
| Y12      | I/O  | U       | 8      |      |       |               | LCD_PIXEL_STRB | DSP_FUNCTEST0    |          |

 $<sup>^{\</sup>dagger}$  See Table 3–1 for functional symbol definitions.

Table 3–2. TNETV1060 PBGA I/Os (Sorted by Terminal)<sup>†</sup> (Continued)

| TERMINAL | 7/25 | PULL    | DRIVE  | FAIL | LOW   | 071150         | TERMI        | NAL FUNCTION NAM | IES      |
|----------|------|---------|--------|------|-------|----------------|--------------|------------------|----------|
| NO.      | TYPE | UP/DOWN | I (mA) | SAFE | NOISE | OTHER          | PRIMARY      | SECONDARY        | TERTIARY |
| Y13      | I/O  | U       | 4      |      |       |                | LCD_D00      | MII_P0_CRS       | GPIO24   |
| Y14      | I/O  | U       | 4      |      |       |                | LCD_D03      | MII_P0_TX_D2     | GPIO27   |
| Y15      | I/O  | U       | 4      |      |       |                | LCD_D06      | MII_P0_TX_CLK    | GPIO30   |
| Y16      | I/O  | U       | 4      |      |       |                | LCD_D09      | MII_P0_RX_ERR    | GPIO33   |
| Y17      | I/O  | U       | 4      |      |       |                | LCD_D12      | MII_P0_RX_D0     | GPIO36   |
| Y18      | I    |         |        |      |       | analog         | PHY_REF_RTN  |                  |          |
| Y19      | I    |         |        |      |       | analog         | P0_RX_P      |                  |          |
| Y20      | Р    |         |        |      |       | V analog       | VDDA_PHY0_34 |                  |          |
| Y21      | I    |         |        |      |       | analog         | PHY_TEST     |                  |          |
| Y22      | 0    |         |        |      |       | V<br>regulator | VR_BASE3     |                  |          |

<sup>†</sup> See Table 3–1 for functional symbol definitions.

# 3.3 Signal Descriptions

Because useful I/O signals are multiplexed over the primary I/O signals, three columns are provided in the following tables. The columns are defined as 1st for the primary I/O signals, 2nd for the secondary I/O signals, and 3rd for the tertiary I/O signals. Signals of interest that are described in each table are highlighted in **bold** text

Due to the multiplexing capabilities of several of the TNETV1060 I/O terminals, certain Type terminal definitions may not accurately define the input or output designation of a particular signal. In these special cases, the correct input designation is defined as (IN), while the correct output designation is defined as (OUT) in the Description field.

# 3.3.1 External Memory Interface (EMIF)

The EMIF provides glueless connectivity to the following memory device types (see Tables 3–3 through 3–5):

- Synchronous DRAM (SDRAM)
- Asynchronous memory (includes flash, ROM, or RAM)
- Host-port interface (HPI), a memory-mapped registered interface to standard TI DSP subsystems utilizing asynchronous memory (flash, ROM, or RAM)

# 3.3.1.1 Address Bus

Table 3-3. EMIF Address I/Os

| TERMINAL<br>NO. | TYPE | 1st    | 2nd | 3rd | DESCRIPTION                                                                                                                                                            |
|-----------------|------|--------|-----|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| J21             |      | EM_A00 |     |     |                                                                                                                                                                        |
| J20             |      | EM_A01 |     |     |                                                                                                                                                                        |
| H22             |      | EM_A02 |     |     |                                                                                                                                                                        |
| H21             |      | EM_A03 |     |     |                                                                                                                                                                        |
| H20             |      | EM_A04 |     |     |                                                                                                                                                                        |
| G22             |      | EM_A05 |     |     |                                                                                                                                                                        |
| G21             |      | EM_A06 |     |     |                                                                                                                                                                        |
| G20             |      | EM_A07 |     |     |                                                                                                                                                                        |
| F22             |      | EM_A08 |     |     |                                                                                                                                                                        |
| F21             |      | EM_A09 |     |     | ENTE 11 (OLE) Title (EM AFOR CON)                                                                                                                                      |
| F20             |      | EM_A10 |     |     | EMIF address bus (OUT). This bus (EM_A[23:00]) provides an address when accessing the EMIF. The function of EM_A[23:21] changes dependent on the data bus width of the |
| F19             | I/O  | EM_A11 |     |     | external device (detailed in the User's Guide) .                                                                                                                       |
| E22             | 1/0  | EM_A12 |     |     | Boot configuration (IN). This bus (EM_A[23:00]) is sampled at RESET_I deactivation.                                                                                    |
| E21             |      | EM_A13 |     |     | The information sampled determines certain boot configuration modes (for more information, see section 3.4, <i>Boot Configuration</i> ).                               |
| E20             |      | EM_A14 |     |     | illionnation, see section 3.4, boot configuration).                                                                                                                    |
| E19             |      | EM_A15 |     |     |                                                                                                                                                                        |
| D22             |      | EM_A16 |     |     |                                                                                                                                                                        |
| D21             |      | EM_A17 |     |     |                                                                                                                                                                        |
| D20             |      | EM_A18 |     |     |                                                                                                                                                                        |
| C22             |      | EM_A19 |     |     |                                                                                                                                                                        |
| C21             |      | EM_A20 |     |     |                                                                                                                                                                        |
| C19             |      | EM_A21 |     |     |                                                                                                                                                                        |
| B20             |      | EM_A22 |     |     |                                                                                                                                                                        |
| A20             |      | EM_A23 |     |     |                                                                                                                                                                        |

# 3.3.1.2 Data Bus

Table 3-4. EMIF Data I/Os

| TERMINAL<br>NO. | TYPE | 1st    | 2nd | 3rd | DESCRIPTION                                                                                                                                                              |
|-----------------|------|--------|-----|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| B19             |      | EM_D00 |     |     |                                                                                                                                                                          |
| A19             |      | EM_D01 |     |     |                                                                                                                                                                          |
| D18             |      | EM_D02 |     |     |                                                                                                                                                                          |
| C18             |      | EM_D03 |     |     |                                                                                                                                                                          |
| A18             |      | EM_D04 |     |     |                                                                                                                                                                          |
| B18             |      | EM_D05 |     |     |                                                                                                                                                                          |
| D17             |      | EM_D06 |     |     |                                                                                                                                                                          |
| C17             |      | EM_D07 |     |     |                                                                                                                                                                          |
| A17             |      | EM_D08 |     |     |                                                                                                                                                                          |
| B17             |      | EM_D09 |     |     |                                                                                                                                                                          |
| C16             |      | EM_D10 |     |     |                                                                                                                                                                          |
| A16             |      | EM_D11 |     |     |                                                                                                                                                                          |
| B16             |      | EM_D12 |     |     |                                                                                                                                                                          |
| C15             |      | EM_D13 |     |     |                                                                                                                                                                          |
| A15             |      | EM_D14 |     |     |                                                                                                                                                                          |
| B15             | I/O  | EM_D15 |     |     | EMIF data bus. This bus (EM_D[31:00]) provides the data path when accessing the EMIF. Valid external data bus widths include 32 bit, 16 bit, and 8 bit (for asynchronous |
| C14             | 1,0  | EM_D16 |     |     | only).                                                                                                                                                                   |
| A14             |      | EM_D17 |     |     |                                                                                                                                                                          |
| B14             |      | EM_D18 |     |     |                                                                                                                                                                          |
| C13             |      | EM_D19 |     |     |                                                                                                                                                                          |
| A13             |      | EM_D20 |     |     |                                                                                                                                                                          |
| B13             |      | EM_D21 |     |     |                                                                                                                                                                          |
| D12             |      | EM_D22 |     |     |                                                                                                                                                                          |
| C12             |      | EM_D23 |     |     |                                                                                                                                                                          |
| A12             |      | EM_D24 |     |     |                                                                                                                                                                          |
| B12             |      | EM_D25 |     |     |                                                                                                                                                                          |
| D11             |      | EM_D26 |     |     |                                                                                                                                                                          |
| C11             |      | EM_D27 |     |     |                                                                                                                                                                          |
| A11             |      | EM_D28 |     |     |                                                                                                                                                                          |
| B11             |      | EM_D29 |     |     |                                                                                                                                                                          |
| A10             |      | EM_D30 |     |     |                                                                                                                                                                          |
| B10             |      | EM_D31 |     |     |                                                                                                                                                                          |

# 3.3.1.3 Control Signals

Table 3-5. EMIF Control I/Os

|                 | ı    |            |     |     |                                                                                                                                                                  |
|-----------------|------|------------|-----|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TERMINAL<br>NO. | TYPE | 1st        | 2nd | 3rd | DESCRIPTION                                                                                                                                                      |
| C8              | 0    | EM_CSO     |     |     | EMIF chip select 0. Designated for asynchronous memory (flash) accesses (32M-byte addressability).                                                               |
| B8              | 0    | EM_CS1     |     |     | EMIF chip select 1. Designated for SDRAM accesses (64M-byte addressability).                                                                                     |
| A8              | 0    | EM_CS2     |     |     | EMIF chip select 2. Designated for SDRAM accesses (64M-byte addressability).                                                                                     |
| C7              | 0    | EM_CS3     |     |     | EMIF chip select 3. Designated for asynchronous memory accesses (16M-byte addressability).                                                                       |
| В7              | 0    | EM_CS4     |     |     | EMIF chip select 4. Designated for asynchronous memory accesses (16M-byte addressability).                                                                       |
| A7              | 0    | EM_CS5     |     |     | EMIF chip select 5. Designated for asynchronous memory accesses (16M-byte addressability).                                                                       |
| D6              | I/O  | EM_CLK     |     |     | SDRAM clock (OUT)                                                                                                                                                |
| A6              | 0    | EM_RAS     |     |     | SDRAM row address strobe                                                                                                                                         |
| A5              | 0    | EM_CAS     |     |     | SDRAM column address strobe                                                                                                                                      |
| A4              | 0    | EM_WE      |     |     | SDRAM write enable control. Asynchronous memory write strobe control.                                                                                            |
| D5              | 0    | EM_CKE     |     |     | SDRAM clock enable                                                                                                                                               |
| C10             |      | EM_WE_DQM0 |     |     | SDRAM (DQM): Data byte masked when this control signal is sampled high for either                                                                                |
| C9              | 0    | EM_WE_DQM1 |     |     | reads or writes. The data byte is read or written when sampled low.                                                                                              |
| B9              |      | EM_WE_DQM2 |     |     | Asynchronous memory (WE): Write strobe control. In addition, may be used as                                                                                      |
| A9              |      | EM_WE_DQM3 |     |     | read-mode byte enable through register program control.                                                                                                          |
| B5              | 0    | EM_OE      |     |     | Asynchronous memory read strobe control                                                                                                                          |
| C5              | 0    | EM_R/W     |     |     | Asynchronous memory read or write enable control                                                                                                                 |
| В6              | ı    | EM_WAIT    |     |     | External device wait state control during asynchronous memory accesses. Must be register bit enabled to become effective and can be positive or negative active. |
| C6              | ı    | EM_HIZ     | _   |     | EMIF 3-state control. For test purposes only. Must be held low (with internal pulldown) for normal operation.                                                    |

## 3.3.2 Ethernet

The TNETV1060 provides two Ethernet ports referred to as Port 0 (P0) and Port 1 (P1). Each of these ports provides the following I/O options:

- Fully integrated IEEE Std 802.3/802.3u-compatible 10-Mbps/100-Mbps Ethernet PHY
- Optional IEEE Std 802.3 media independent interface (MII) port capable of operating up to 30 external PHY devices. Reverse MII, reduced MII (RMII), and serial MII (SMII) modes of operation are not supported. Each MII can accommodate the following operational options:
  - Internal PHY mode. The external MII port is inactive.
  - Internal PHY mode with MII observation. This test mode allows external visibility of the information passed between the internal switch and the internal PHY on the MII.
  - Internal PHY disabled. The internal PHY is disabled and the MII is being driven by the switch in order to control an external PHY.
  - Internal switch disabled. This test mode allows the PHY connection to the internal switch to be replaced with an external MII driver.
- Internal PHY LED status control outputs

# 3.3.2.1 Management MII

This two-terminal serial interface provides register programmability to any PHY attached to the TNETV1060 as defined in the following:

- The TNETV1060 can provide register control to external PHY devices (up to 30).
- External controllers can provide register control of the internal TNETV1060 PHY devices.

Table 3-6. Management Data MII I/Os

| TERMINAL<br>NO. | TYPE | 1st         | 2nd        | 3rd | DESCRIPTION                                             |
|-----------------|------|-------------|------------|-----|---------------------------------------------------------|
| W12             | I/O  | LCD_HSYNC_W | MII_MD_IO  |     | Serial management data stream for PHY register control  |
| AA13            | I/O  | LCD_VSYNC_A | MII_MD_CLK |     | Serial management clock that synchronizes the MII_MD_IO |

# 3.3.2.2 Analog PHY

Table 3-7. Analog PHY I/Os

| TERMINAL<br>NO. | TYPE | 1st         | 2nd | 3rd | DESCRIPTION                                                           |
|-----------------|------|-------------|-----|-----|-----------------------------------------------------------------------|
| W18             | 0    | PHY_REF     |     |     | A 12.4-kΩ 1% resistor is connected between these two I/O terminals.   |
| Y18             | I    | PHY_REF_RTN |     |     | A 12.4-622 1/6 resistor is connected between these two I/O terminals. |

# 3.3.2.3 Port 0 PHY

Table 3-8. Port 0 PHY I/Os

| TERMINAL<br>NO. | TYPE | 1st            | 2nd       | 3rd        | DESCRIPTION                                                                                   |
|-----------------|------|----------------|-----------|------------|-----------------------------------------------------------------------------------------------|
| W19             |      | P0_RX_M        |           |            | D 10 17 11 11 11 11 11 11 11 11 11 11 11 11                                                   |
| Y197            | ı    | P0_RX_P        |           |            | Port 0 differential receiver +/- pair, to magnetics                                           |
| V22             | _    | PO_TX_M        |           |            | De de d'West d'altre en c'il de servicione                                                    |
| W22             | 0    | P0_TX_P        |           |            | Port 0 differential transmit +/- pair, to magnetics                                           |
|                 |      |                |           |            | P0_100MB (OUT)                                                                                |
|                 |      |                |           |            | LED 1, low = 100 Mbps, high = 10 Mbps                                                         |
| AB19            | I/O  | P0_100MB       | AIC_DO    | P0_FX_SD   | P0_FX_SD (IN)                                                                                 |
|                 |      |                |           |            | 100 Base-FX signal detect indicating a valid received signal from the external FX transceiver |
|                 | I/O  | PO_LINK        | AIC_DI    | P0_FX_RX   | Po_LINK (OUT)                                                                                 |
| AA19            |      |                |           |            | LED 2, low = port 0 link established with the internal PHY                                    |
| AAT9            |      |                |           |            | P0_FX_RX (IN)                                                                                 |
|                 |      |                |           |            | 100 Base-FX receiver data                                                                     |
|                 | I/O  | P0_ACTIVITY    | AIC_FS    | P0_FX_TX   | P0_ACTIVITY (OUT)                                                                             |
| AB20            |      |                |           |            | LED 3, low = carrier sense activity                                                           |
| ABZU            |      |                |           |            | P0_FX_TX (OUT)                                                                                |
|                 |      |                |           |            | 100 Base-FX transmit data                                                                     |
|                 | I/O  | I/O PO_FDUPLEX | AIC_S_CLK | P0_FX_ENBL | P0_FDUPLEX (OUT)                                                                              |
| AA20            |      |                |           |            | LED 4, low = full duplex, high = half duplex                                                  |
| AAZU            |      |                |           |            | P0_FX_ENBL (OUT)                                                                              |
|                 |      |                |           |            | Enable the external FX-compatible driver for P0_FX_TX                                         |

## 3.3.2.4 Port 1 PHY

Table 3-9. Port 1 PHY I/Os

| TERMINAL<br>NO. | TYPE | 1st             | 2nd          | 3rd        | DESCRIPTION                                                                                   |
|-----------------|------|-----------------|--------------|------------|-----------------------------------------------------------------------------------------------|
| R19             |      | P1_RX_M         |              |            | D                                                                                             |
| P19             | 1    | P1_RX_P         |              |            | Port 1 differential receiver +/- pair, to magnetics                                           |
| T22             |      | P1_TX_M         |              |            | Doubt de differential transport of the secondation                                            |
| R22             | 0    | P1_TX_P         |              |            | Port 1 differential transmit +/- pair, to magnetics                                           |
|                 |      |                 |              |            | P1_100MB (OUT)                                                                                |
|                 |      |                 |              |            | LED 1, low = 100 Mbps, high = 10 Mbps                                                         |
| AB21            | I/O  | P1_100MB        | AIC_PWRDWN   | P1_FX_SD   | P1_FX_SD (IN)                                                                                 |
|                 |      |                 |              |            | 100 Base-FX signal detect indicating a valid received signal from the external FX transceiver |
|                 | I/O  | P1_LINK         | MII_P1_RX_D1 | P1_FX_RX   | P1_LINK (OUT)                                                                                 |
| AA21            |      |                 |              |            | LED 2, low = port 1 link established with the internal PHY                                    |
| AA21            |      |                 |              |            | P1_FX_RX (IN)                                                                                 |
|                 |      |                 |              |            | 100 Base-FX receiver data                                                                     |
|                 | I/O  | I/O P1_ACTIVITY | MII_P1_RX_D2 | P1_FX_TX   | P1_ACTIVITY (OUT)                                                                             |
| AB22            |      |                 |              |            | LED 3, low = carrier sense activity                                                           |
| AD22            |      |                 |              |            | P1_FX_TX (OUT)                                                                                |
|                 |      |                 |              |            | 100 Base-FX transmit data                                                                     |
|                 | I/O  | I/O P1_FDUPLEX  | MII_P1_RX_D3 | P1_FX_ENBL | P1_FDUPLEX (OUT)                                                                              |
| AA22            |      |                 |              |            | LED 4, low = full duplex, high = half duplex                                                  |
| AA22            |      |                 |              |            | P1_FX_ENBL (OUT)                                                                              |
|                 |      |                 |              |            | Enable the external FX-compatible driver for P1_FX_TX                                         |

If only one PHY is to be used in the system implementation, the following are recommended:

- Use Port 0 PHY. Port 1 PHY is not used.
- Supply power and grounds to both PHYs (related to VSS\_PHY0, VSS\_PHY1, VDDA\_PHY0, and VDDA\_PHY1).
- On Port 1 PHY, pull up the TX lines (P1\_TX\_M and P1\_TX\_P) using the standard 50-Ω resistors to VDDA PHY1 1. The magnetics are not connected to Port 1.
- On Port 1 PHY, ground the RX lines (P1 RX M and P1 RX P).
- Place the Port 1 PHY in reset.

# 3.3.2.5 Port 0 MII

Table 3-10. Port 0 MII I/Os

| TERMINAL<br>NO. | TYPE | 1st     | 2nd            | 3rd    | DESCRIPTION                                                                                                                                           |
|-----------------|------|---------|----------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| AA15            | I/O  | LCD_D05 | MII_P0_TX_ENBL | GPIO29 | Port 0 MII transmit enable (OUT)                                                                                                                      |
| Y15             | I/O  | LCD_D06 | MII_P0_TX_CLK  | GPIO30 | Port 0 MII transmit clock (IN)                                                                                                                        |
| AB14            |      | LCD_D01 | MII_P0_TX_D0   | GPIO25 |                                                                                                                                                       |
| AA14            |      | LCD_D02 | MII_P0_TX_D1   | GPIO26 | Port 0 MII transmit data nibble (OUT). Data is synchronous                                                                                            |
| Y14             | I/O  | LCD_D03 | MII_P0_TX_D2   | GPIO27 | with MII_P0_TX_CLK. Data is valid when MII_P0_TX_ENBL is active.                                                                                      |
| AB15            |      | LCD_D04 | MII_P0_TX_D3   | GPIO28 |                                                                                                                                                       |
| AB17            | I/O  | LCD_D10 | MII_P0_RX_CLK  | GPIO34 | Port 0 MII receiver clock (IN)                                                                                                                        |
| Y17             |      | LCD_D12 | MII_P0_RX_D0   | GPIO36 |                                                                                                                                                       |
| W17             |      | LCD_D13 | MII_P0_RX_D1   | GPIO37 | Port 0 MII receiver data nibble. (IN). Data is synchronous with                                                                                       |
| AB18            | I/O  | LCD_D14 | MII_P0_RX_D2   | GPIO38 | MII_P0_RX_CLK. Data is valid when MII_P0_RX_DV is active.                                                                                             |
| AA18            |      | LCD_D15 | MII_P0_RX_D3   | GPIO39 |                                                                                                                                                       |
| AA17            | I/O  | LCD_D11 | MII_P0_RX_DV   | GPIO35 | Port 0 MII receiver data valid (IN)                                                                                                                   |
| Y16             | I/O  | LCD_D09 | MII_P0_RX_ERR  | GPIO33 | Port 0 MII receiver data coding error (IN)                                                                                                            |
| Y13             | I/O  | LCD_D00 | MII_PO_CRS     | GPIO24 | Port 0 MII carrier sense (IN). A frame carrier signal is being received.                                                                              |
| AA16            | I/O  | LCD_D08 | MII_P0_COL     | GPIO32 | Port 0 MII collision sense (IN). In half-duplex mode, indicates network collision. In full-duplex mode, transmission of new frames does not commence. |
| AB16            | I/O  | LCD_D07 | MII_PO_LINK    | GPIO31 | Port 0 MII link active (IN). The external PHY activates this signal when a link is established.                                                       |

## 3.3.2.6 Port 1 MII

Table 3-11. Port 1 MII I/Os

| TERMINAL<br>NO. | TYPE | 1st          | 2nd            | 3rd        | DESCRIPTION                                                                                                                                           |
|-----------------|------|--------------|----------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| M22             | I/O  | TELE_RINGIN2 | MII_P1_TX_ENBL | GPIO45     | Port 1 MII transmit enable (OUT)                                                                                                                      |
| L21             | I/O  | TELE_RINGIN3 | MII_P1_TX_CLK  | GPIO46     | Port 1 MII transmit clock (IN)                                                                                                                        |
| N20             |      | TELE_DI      | MII_P1_TX_D0   | GPIO41     |                                                                                                                                                       |
| M20             | 1/0  | TELE_DO      | MII_P1_TX_D1   | GPIO42     | Port 1 MII transmit data nibble (OUT). Data is synchronous                                                                                            |
| L19             | I/O  | TELE_CLK_I   | MII_P1_TX_D2   | GPIO43     | with MII_P1_TX_CLK. Data is valid when MII_P1_TX_ENBL is active.                                                                                      |
| M21             |      | TELE_RINGIN1 | MII_P1_TX_D3   | GPIO44     |                                                                                                                                                       |
| K21             | I/O  | TELE_INT     | MII_P1_RX_CLK  | GPIO50     | Port 1 MII receiver clock (IN)                                                                                                                        |
| J22             |      | TELE_CLK_O   | MII_P1_RX_D0   |            |                                                                                                                                                       |
| AA21            | 1/0  | P1_LINK      | MII_P1_RX_D1   | P1_FX_RX   | Port 1 MII receiver data nibble (IN). Data is synchronous with                                                                                        |
| AB22            | I/O  | P1_ACTIVITY  | MII_P1_RX_D2   | P1_FX_TX   | MII_P1_RX_CLK. Data is valid when MII_P1_RX_DV is active.                                                                                             |
| AA22            |      | P1_FDUPLEX   | MII_P1_RX_D3   | P1_FX_ENBL |                                                                                                                                                       |
| K22             | I/O  | TELE_RESET   | MII_P1_RX_DV   | GPIO51     | Port 1 MII receiver data valid (IN)                                                                                                                   |
| K20             | I/O  | TELE_CS      | MII_P1_RX_ERR  | GPIO49     | Port 1 MII receiver data coding error (IN)                                                                                                            |
| M19             | I/O  | TELE_DCLK    | MII_P1_CRS     | GPIO40     | Port 1 MII carrier sense (IN). A frame carrier signal is being received.                                                                              |
| L20             | I/O  | TELE_FS      | MII_P1_COL     | GPIO48     | Port 1 MII collision sense (IN). In half-duplex mode, indicates network collision. In full-duplex mode, transmission of new frames does not commence. |
| L22             | I/O  | TELE_RINGIN4 | MII_P1_LINK    | GPIO47     | Port 1 MII link active (IN). The external PHY activates this signal when a link is established.                                                       |

# 3.3.3 Multichannel Buffered Serial Port (McBSP) Interface

The McBSP is a standard TI serial interface controller supporting a wide variety of serial configurations through register control. This interface may be used to drive external codec devices in place of, or in addition to, the internal integrated voice codec. In addition, each signal may be programmed as a DSP-directed GPIO.

Table 3-12. McBSP I/Os

| TERMINAL<br>NO. | TYPE | 1st          | 2nd                                                                                                        | 3rd | DESCRIPTION                                                                                                           |  |
|-----------------|------|--------------|------------------------------------------------------------------------------------------------------------|-----|-----------------------------------------------------------------------------------------------------------------------|--|
| МЗ              | В    | McBSP_CLK_RX | Receiver clock or DSP GPIO. Synchronizes McBSP_D_RX and McE If not used, hold high (with internal pullup). |     | Receiver clock or DSP GPIO. Synchronizes McBSP_D_RX and McBSP_FS_RX. If not used, hold high (with internal pullup).   |  |
| N3              | 1    | McBSP_D_RX   |                                                                                                            |     | Receiver data or DSP GPIO. If not used, hold low (with internal pulldown).                                            |  |
| P2              | В    | McBSP_FS_RX  | Receiver frame synchronization or DSP GPIO. If not used, hold low pulldown).                               |     | Receiver frame synchronization or DSP GPIO. If not used, hold low (with internal pulldown).                           |  |
| N2              | В    | McBSP_CLK_TX |                                                                                                            |     | Transmitter clock or DSP GPIO. Synchronizes McBSP_D_TX at McBSP_FS_TX. If not used, hold high (with internal pullup). |  |
| P1              | 0    | McBSP_D_TX   |                                                                                                            |     | Transmitter data or DSP general-purpose output only                                                                   |  |
| P3              | В    | McBSP_FS_TX  |                                                                                                            |     | Transmitter frame synchronization or DSP GPIO. If not used, hold low (with internal pulldown).                        |  |

## 3.3.4 Line Codec Interface

The line codec interface provides a glueless digital connection to external telephony circuitry implementing voice over packet (VOP) applications suc as telephony codecs.

The line codec interface consists of a digital voice data interface and a digital control interface:

- Voice data interface: A data PCM data stream generally supplied to/from the on-chip McBSP. In addition, the PCM-related signals of the telephony interface supplement this PCM data stream (TELE\_FS, TELE CLK, TELE CLKO).
- Control data interface: A serial data path supplied by either the telephony interface signals (defined below)
  or the McBSP.

Voice circuits may require the following additional digital control signals:

- Interrupt: This incoming interrupt is supplied by the telephony interface signals (see Table 3–13).
- Ring in: These low-frequency clock signals are supplied by the telephony interface signals (see Table 3–13).

TERMINAL **TYPE** 2nd 3rd DESCRIPTION 1st NO. MII P1 TX D0 N20 TELE DI GPIO41 Control data interface serial port data input Control data interface serial port data output when the serial interface specifies separate input and output data bits. This is a GPIO42 M20 I/O TELE DO MII\_P1\_TX\_D1 bidirectional signal when the serial interface specifies a single bidirectional data terminal. TELE CS K20 0 MII P1 RX ERR **GPIO49** Control data interface chip select or enable output Control data interface clock output. Synchronizes the control data TELE DCLK GPIO40 M19 MII\_P1\_CRS interface signals TELE DI, TELE DO, and TELE CS. TELE RINGIN1 M21 MII P1 TX D3 GPIO44 Ring in control driver output. When inactive, they produce a low frequency (~20-Hz programmable) clock output used to drive the M22 **TELE RINGIN2** MII P1 TX ENBL GPIO45 0 ringer control input on certain SLICs. When inactive, these **TELE RINGIN3** MII\_P1\_TX\_CLK GPIO46 L21 signals are held low. For true 5-V drive capability, an external L22 **TELE RINGIN4** MII P1 LINK **GPIO47** transistor is required. K21 **TELE INT** GPIO50 Voice interface subsystem interrupt input 1 MII\_P1\_RX\_CLK Voice Interface subsystem reset output. Activated by RESET I K22 0 **TELE RESET** MII P1 RX DV **GPI051** and register control in the DSP subsystem. L20 0 TELE FS MII P1 COL GPIO48 PCM interface frame synchronization output PCM interface clock in input. External clock source for the PCM L19 TELE CLK I MII P1 TX D2 **GPIO43** subsystem. The PCM subsystem may be programmed for internal (one-half DSP\_CLK) or external clock source. PCM interface clock output J22 0 TELE CLK O MII P1 RX D0

Table 3-13. Line Codec Interface I/Os

# 3.3.5 LCD Interface

The TNETV1060 LCD controller supports glueless attachment to three different external display types: character displays, rasterized graphics displays (16-bit monochrome or color), and micro-interface graphic displays.

- The character display driver may be used to interface to standard HD44780-type displays.
- The rasterized graphics display driver may be used to interface to passive (STN) or active (TFT) displays.
- The micro-interface graphic display driver may be used to interface to 6800 or 8080 interface-type displays.

Table 3-14. LCD I/Os

| TERMINAL<br>NO. | TYPE | 1st            | 2nd           | 3rd | DESCRIPTION                                                                                                                                                                                                                                                       |
|-----------------|------|----------------|---------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AA13            | I/O  | LCD_VSYNC_A    | OMII_MD_CLK   |     | Character display mode (OUT), register select (RS)  Raster display mode (OUT)  STN type = frame clock (FP)  TFT type = vertical sync (VSYNC)  Micro display mode (OUT)  6800 and 8080 type = Data/not address select (A0)                                         |
| W12             | I/O  | LCD_HSYNC_W    | MII_MD_IO     |     | Character display mode (OUT), read/not write select (R/W̄) Raster display mode (OUT) STN type = line clock (LP) TFT type = horizontal synchronization (HSYNC) Micro display mode (OUT) 6800 type = read/not write select (R/W̄) 8080 type = not write strobe (WR) |
| Y12             | I/O  | LCD_PIXEL_STRB | DSP_FUNCTEST0 |     | Character display mode (OUT), enable strobe (E0), first display  Raster display mode (OUT)  STN type = pixel clock (CP)  TFT type = pixel clock (CLK)  Micro-display mode (OUT)  6800 type = enable strobe (E)  8080 type = not read strobe (RD)                  |
| AA12            | I/O  | LCD_BIAS_E0    | AIC_RESET     |     | Character display mode not used  Raster display mode (OUT)  STN type = AC bias (M)  TFT type = AC bias (ENABLE)  Micro display mode (OUT)  6800 and 8080 type = chip select (CS0), first display                                                                  |
| AB13            | I/O  | LCD_E1         | DSP_FUNCTEST1 |     | Character display mode (OUT), enable strobe (E1), second display  Raster display mode not used  Micro display mode (OUT)  6800 and 8080 type = chip select (CS1), second display or clock when programmed for synchronous mode                                    |

Table 3-14. LCD I/Os (Continued)

|                 | Table 3-14. Led I/Os (Continued) |         |                |        |                                                                            |  |  |  |  |  |
|-----------------|----------------------------------|---------|----------------|--------|----------------------------------------------------------------------------|--|--|--|--|--|
| TERMINAL<br>NO. | TYPE                             | 1st     | 2nd            | 3rd    | DESCRIPTION                                                                |  |  |  |  |  |
| Y13             |                                  | LCD_D00 | MII_P0_CRS     | GPIO24 |                                                                            |  |  |  |  |  |
| AB14            |                                  | LCD_D01 | MII_P0_TX_D0   | GPIO25 |                                                                            |  |  |  |  |  |
| AA14            |                                  | LCD_D02 | MII_P0_TX_D1   | GPIO26 |                                                                            |  |  |  |  |  |
| Y14             |                                  | LCD_D03 | MII_P0_TX_D2   | GPIO27 | LCD data bus providing a 4-, 8-, 12-, or 16-bit data path                  |  |  |  |  |  |
| AB15            |                                  | LCD_D04 | MII_P0_TX_D3   | GPIO28 | Character display mode (IN/OUT)                                            |  |  |  |  |  |
| AA15            |                                  | LCD_D05 | MII_P0_TX_ENBL | GPIO29 | Read and write the command and data registers                              |  |  |  |  |  |
| Y15             | I/O                              | LCD_D06 | MII_P0_TX_CLK  | GPIO30 | Raster display mode (OUT)                                                  |  |  |  |  |  |
| AB16            |                                  | LCD_D07 | MII_P0_LINK    | GPIO31 | Constant-flow (~70 Hz) pixel data                                          |  |  |  |  |  |
| AA16            | 1/0                              | LCD_D08 | MII_P0_COL     | GPIO32 | Micro-display mode (IN/OUT)  Read and write the command and data registers |  |  |  |  |  |
| Y16             |                                  | LCD_D09 | MII_P0_RX_ERR  | GPIO33 | As shown in section 5.2, Recommended Operating                             |  |  |  |  |  |
| AB17            |                                  | LCD_D10 | MII_P0_RX_CLK  | GPIO34 | Conditions, the TNETV1060 input cells should not be driven                 |  |  |  |  |  |
| AA17            |                                  | LCD_D11 | MII_P0_RX_DV   | GPIO35 | above 3.6 V. Transceivers are required when reading from                   |  |  |  |  |  |
| Y17             |                                  | LCD_D12 | MII_P0_RX_D0   | GPIO36 | displays driving 5-V TTL signals.                                          |  |  |  |  |  |
| W17             |                                  | LCD_D13 | MII_P0_RX_D1   | GPIO37 |                                                                            |  |  |  |  |  |
| AB18            |                                  | LCD_D14 | MII_P0_RX_D2   | GPIO38 |                                                                            |  |  |  |  |  |
| AA18            |                                  | LCD_D15 | MII_P0_RX_D3   | GPIO39 |                                                                            |  |  |  |  |  |

### 3.3.6 Sequencer Serial Port (SSP)

Within the SSP there are two state machines (serial port 0 and serial port 1). Each of these state machines provides input and output control of the standard set of serial signals (enable, clock, and data). The five TNETV1060 I/O signals (SSP[4:0]) can be multiplexed to any one of these six serial port signals. In addition, these I/O signals can be controlled as GPIOs.

Table 3-15. SSP I/Os

| TERMINAL<br>NO. | TYPE | 1st   | 2nd | 3rd  | DESCRIPTION                                                                                                                         |
|-----------------|------|-------|-----|------|-------------------------------------------------------------------------------------------------------------------------------------|
| D3              |      | SSP0  |     |      | Each of these I/O signals can be multiplexed to any one of the following serial port functions:  - Serial port 0 enable             |
| D1              |      | SSP1  |     |      | <ul><li>Serial port 0 clock</li><li>Serial port 0 data</li><li>Serial port 1 enable</li></ul>                                       |
| D2              | I/O  | SSP2  |     |      | - Serial port 1 clock - Serial port 1 data                                                                                          |
| E4              |      | SSP3  |     |      | - GPIO input<br>- GPIO output                                                                                                       |
| V2              |      | GPIO5 |     | SSP4 | The input or output control, as well as the polarity of the port functions, is determined by the program in the port state machine. |

## 3.3.7 Keypad Interface

The keypad I/O may be configured as an  $8 \times 8$  row and column matrix, accommodating 64 keys. Activation of any key produces a debounced MIPS interrupt. The MIPS can determine which key (or keys) activated the interrupt through write sequences of the column lines.

Table 3-16. Keypad I/Os

| TERMINAL<br>NO. | TYPE | 1st      | 2nd | 3rd    | DESCRIPTION                                                                        |  |  |
|-----------------|------|----------|-----|--------|------------------------------------------------------------------------------------|--|--|
| AB7             |      | KEYPAD00 |     | GPIO08 |                                                                                    |  |  |
| AA7             |      | KEYPAD01 |     | GPIO09 |                                                                                    |  |  |
| AB8             |      | KEYPAD02 |     | GPIO10 |                                                                                    |  |  |
| AA8             |      | KEYPAD03 |     | GPIO11 | Keypad column lines that should be configured as outputs. The internal pulldowns   |  |  |
| Y8              | I/O  | KEYPAD04 |     | GPIO12 | provide proper bias (OUT).                                                         |  |  |
| AB9             |      | KEYPAD05 |     | GPIO13 |                                                                                    |  |  |
| AA9             |      | KEYPAD06 |     | GPIO14 |                                                                                    |  |  |
| Y9              |      | KEYPAD07 |     | GPIO15 |                                                                                    |  |  |
| AB10            |      | KEYPAD08 |     | GPIO16 |                                                                                    |  |  |
| AA10            |      | KEYPAD09 |     | GPIO17 |                                                                                    |  |  |
| Y10             |      | KEYPAD10 |     | GPIO18 |                                                                                    |  |  |
| AB11            | I/O  | KEYPAD11 |     | GPIO19 | Keypad row lines that should be configured as inputs. The internal pullups provide |  |  |
| AA11            | 1/0  | KEYPAD12 |     | GPIO20 | proper bias (IN).                                                                  |  |  |
| W11             |      | KEYPAD13 |     | GPIO21 |                                                                                    |  |  |
| Y11             |      | KEYPAD14 |     | GPIO22 |                                                                                    |  |  |
| AB12            |      | KEYPAD15 |     | GPIO23 |                                                                                    |  |  |

### 3.3.8 VLYNQ™ Serial Communication Port

The VLYNQ serial communication interface provided on the TNETV1060 supports host-to-peripheral or peer-to-peer communication modes. This five-terminal version (VLYNQ5) provides a two-bit transmit and receive serial path, with clock rates up to 125 MHz, which can be configured to attach to either a three-terminal or five-terminal external VLYNQ-compatible device.

Table 3-17. VLYNQ5 I/Os

| TERMINAL<br>NO. | TYPE  | 1st                               | 2nd                                                                                                                                                                                                                               | 3rd | DESCRIPTION                                                                                                                                                                                                                                                                     |  |
|-----------------|-------|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| КЗ              | I/O   | VLYNQ5_CLK                        |                                                                                                                                                                                                                                   |     | VLYNQ5 serial clock (IN and OUT). This clock signal provides synchronization to VLYNQ5_RX_D0, VLYNQ5_RX_D1, VLYNQ5_TX_D0, and VLYNQ5_TX_D1. This signal can be programmed as either an internal or external source.  If not used, hold high with the internal pullup.           |  |
| K2              |       | VLYNQ5_RX_D0                      |                                                                                                                                                                                                                                   |     | VLYNQ5 serial receive data. This data is coded 8-bit/10-bit data that is received on this two-bit bus as TNETV1060 read data (and requests) or as write data issued from                                                                                                        |  |
| K1              | -     | VLYNQ5_RX_D1                      |                                                                                                                                                                                                                                   |     | the external VLYNQ device. If not used, hold low with an external 47-k $\Omega$ pulldown resistor.                                                                                                                                                                              |  |
| L2              |       | presented on this 2-bit bus as TN | VLYNQ5 serial transmit data (OUT). This data is coded 8-bit/10-bit data that is presented on this 2-bit bus as TNETV1060 requests and TNETV1060 write data and read data in response to a request from the external VLYNQ device. |     |                                                                                                                                                                                                                                                                                 |  |
|                 | I/O   |                                   |                                                                                                                                                                                                                                   |     | VLYNQ reset configuration (IN). Two thousand clock cycles after the VLYNQ5 subsystem is released from reset, the state of this signal determines the VLYNQ bus                                                                                                                  |  |
| L1              | _ i/O | VLYNQ5_TX_D1                      |                                                                                                                                                                                                                                   |     | width. For attachment to an external VLYNQ three-terminal device, both bits must be held low with an external pulldown. For attachment to an external VLYNQ five-terminal device, D1 is held low with an external pulldown, while D0 must be held high with an external pullup. |  |
|                 |       |                                   |                                                                                                                                                                                                                                   |     | If not used, hold low with an external 47-k $\Omega$ pulldown resistor.                                                                                                                                                                                                         |  |

### 3.3.9 Universal Asynchronous Receiver/Transmitter (UART)

The UART is compliant and compatible with many standard UART implementations. Due to the 3.3-V limits of the TNETV1060 I/O, an external 5-V compliant transceiver is required for those applications requiring a 5-V driver.

Table 3-18. UART I/Os

| TERMINAL<br>NO. | TYPE | 1st      | 2nd | 3rd | DESCRIPTION             |  |
|-----------------|------|----------|-----|-----|-------------------------|--|
| B3              | I    | UART_CTS |     |     | Clear to send control   |  |
| A3              | 0    | UART_RTS |     |     | Request to send control |  |
| B4              | I    | UART_RX  |     |     | Receiver data           |  |
| C4              | 0    | UART_TX  |     |     | Transmitter data        |  |

## 3.3.10 General-Purpose I/Os (GPIOs)

The TNETV1060 provides 52 GPIOs. Of the 52 GPIOs, only 8 are dedicated for primary use. All 52 GPIOs have the following register-programmable capabilities:

- Individual enable control
- Individual input or output designation

#### 3.3.10.1 Dedicated GPIOs

Table 3-19. Dedicated GPIOs

| TERMINAL<br>NO. | TYPE | 1st   | 2nd | 3rd      | DESCRIPTION                                                       |
|-----------------|------|-------|-----|----------|-------------------------------------------------------------------|
| R3              |      | GPIO0 |     | EXT_INT1 |                                                                   |
| Т3              |      | GPIO1 |     | EXT_INT2 |                                                                   |
| U3              |      | GPIO2 |     | EXT_INT3 | GPIOs designated as outputs send information out of the TNETV1060 |
| T2              | I/O  | GPIO3 |     | EXT_INT4 | from a control register.                                          |
| U2              | 1/0  | GPIO4 |     |          | GPIOs designated as inputs receive external information through a |
| V2              |      | GPIO5 |     | SSP4     | different control register.                                       |
| U1              |      | GPIO6 |     |          |                                                                   |
| V1              |      | GPIO7 |     |          |                                                                   |

### 3.3.10.2 Multiplexed GPIOs

Table 3-20. Multiplexed GPIOs

| TERMINAL    |      |                    |                              |                  | exed GPIOS                                                                                    |
|-------------|------|--------------------|------------------------------|------------------|-----------------------------------------------------------------------------------------------|
| NO.         | TYPE | 1st                | 2nd                          | 3rd              | DESCRIPTION                                                                                   |
| AB7         |      | KEYPAD00           |                              | GPIO08           |                                                                                               |
| AA7         |      | KEYPAD01           |                              | GPIO09           |                                                                                               |
| AB8         |      | KEYPAD02           |                              | GPIO10           |                                                                                               |
| AA8         |      | KEYPAD03           |                              | GPIO11           |                                                                                               |
| Y8          |      | KEYPAD04           |                              | GPIO12           |                                                                                               |
| AB9         |      | KEYPAD05           |                              | GPIO13           |                                                                                               |
| AA9         |      | KEYPAD06           |                              | GPIO14           |                                                                                               |
| Y9          |      | KEYPAD07           |                              | GPIO15           |                                                                                               |
| AB10        |      | KEYPAD08           |                              | GPIO16           |                                                                                               |
| AA10        |      | KEYPAD09           |                              | GPIO17           |                                                                                               |
| Y10         |      | KEYPAD10           |                              | GPIO18           |                                                                                               |
| AB11        |      | KEYPAD11           |                              | GPIO19           |                                                                                               |
| AA11        |      | KEYPAD12           |                              | GPIO20           |                                                                                               |
| W11         |      | KEYPAD13           |                              | GPIO21           |                                                                                               |
| Y11         |      | KEYPAD14           |                              | GPIO22           |                                                                                               |
| AB12        |      | KEYPAD15           |                              | GPIO23           |                                                                                               |
| Y13         |      | LCD_D00            | MII_P0_CRS                   | GPIO24           |                                                                                               |
| AB14        |      | LCD_D01            | MII_P0_TX_D0                 | GPIO25           |                                                                                               |
| AA14        |      | LCD_D02            | MII_P0_TX_D1                 | GPIO26           |                                                                                               |
| Y14         |      | LCD_D03            | MII_P0_TX_D2                 | GPIO27           |                                                                                               |
| AB15        |      | LCD_D04            | MII_P0_TX_D3                 | GPIO28           | GPIOs designated as outputs send information out of the                                       |
| AA15        | I/O  | LCD_D05            | MII_P0_TX_ENBL               | GPIO29           | TNETV1060 from a control register.                                                            |
| Y15         | ŕ    | LCD_D06            | MII_P0_TX_CLK                | GPIO30           | GPIOs designated as inputs receive external information through a different control register. |
| AB16        |      | LCD_D07            | MII_P0_LINK                  | GPIO31           | tinough a unierent control register.                                                          |
| AA16        |      | LCD_D08            | MII_P0_COL                   | GPIO32           |                                                                                               |
| Y16         |      | LCD_D09            | MII_PO_RX_ERR                | GPIO33           |                                                                                               |
| AB17        |      | LCD_D10            | MII_P0_RX_CLK                | GPIO34           |                                                                                               |
| AA17<br>Y17 |      | LCD_D11            | MII_P0_RX_DV                 | GPIO35           |                                                                                               |
| W17         |      | LCD_D12            | MII_P0_RX_D0                 | GPIO36<br>GPIO37 |                                                                                               |
| AB18        |      | LCD_D13<br>LCD_D14 | MII_P0_RX_D1<br>MII_P0_RX_D2 | GPIO37           |                                                                                               |
| AA18        |      | LCD_D14            | MII_P0_RX_D3                 | GPIO39           |                                                                                               |
| M19         |      | TELE_DCLK          | MII_P1_CRS                   | GPIO40           |                                                                                               |
| N20         |      | TELE DI            | MII P1 TX D0                 | GPIO41           |                                                                                               |
| M20         |      | TELE_DO            | MII_P1_TX_D1                 | GPIO41           |                                                                                               |
| L19         |      | TELE_CLK_I         | MII_P1_TX_D1                 | GPIO42           |                                                                                               |
| M21         |      | TELE_RINGIN1       | MII_P1_TX_D3                 | GPIO44           |                                                                                               |
| M22         |      | TELE_RINGIN2       | MII_P1_TX_ENBL               | GPIO45           |                                                                                               |
| L21         |      | TELE_RINGIN3       | MII_P1_TX_CLK                | GPIO46           |                                                                                               |
| L22         |      | TELE RINGIN4       | MII P1 LINK                  | GPIO47           |                                                                                               |
| L20         |      | TELE FS            | MII P1 COL                   | GPIO48           |                                                                                               |
| K20         |      | TELE_CS            | MII_P1_RX_ERR                | GPIO49           |                                                                                               |
| K21         |      | TELE_INT           | MII_P1_RX_CLK                | GPIO50           |                                                                                               |
| K22         |      | TELE_RESET         | MII_P1_RX_DV                 | GPIO51           |                                                                                               |

#### 3.3.10.3 Additional GPIOs

Certain TNETV1060 subsystems provide additional GPIO terminal capabilities as shown in Table 3–21. The control for these GPIO terminals is retained in the defined subsystem rather than the GPIO subsystem.

Table 3-21. Additional GPIOs

| TERMINAL<br>NO. | TYPE   | 1st           | 2nd    | 3rd    | DESCRIPTION                                                                                                  |
|-----------------|--------|---------------|--------|--------|--------------------------------------------------------------------------------------------------------------|
| D3              |        | SSP0          |        |        |                                                                                                              |
| D1              |        | SSP1          |        |        |                                                                                                              |
| D2              | I/O    | SSP2          |        |        | These SSP subsystem I/O signals can be configured as GPIOs [see section 3.3.6, Sequencer Serial Port (SSP)]. |
| E4              |        | SSP3          |        |        | [see seedon s.s.s, sequencer seman on (see )].                                                               |
| V2              |        | GPIO5         |        | SSP4   |                                                                                                              |
| M3              | I/O    | McBSP_CLK_RX  |        |        |                                                                                                              |
| N3              | I      | McBSP_D_RX    |        |        |                                                                                                              |
| P2              | I/O    | McBSP_FS_RX   |        |        | These McBSP subsystem I/O signals can be configured as GPIOs                                                 |
| N2              | I/O    | McBSP_CLK_TX  |        |        | [see section 3.3.6, Sequencer Serial Port (SSP)].                                                            |
| P1              | 0      | McBSP_D_TX    |        |        |                                                                                                              |
| P3              | I/O    | McBSP_FS_TX   |        |        |                                                                                                              |
| AB7             | H<br>H | KEYPAD00      |        | GPIO08 |                                                                                                              |
| AA7             |        | KEYPAD01 GPIO | GPIO09 |        |                                                                                                              |
| AB8             |        | KEYPAD02      |        | GPIO10 |                                                                                                              |
| AA8             |        | KEYPAD03      |        | GPIO11 |                                                                                                              |
| Y8              |        | KEYPAD04      |        | GPIO12 |                                                                                                              |
| AB9             |        | KEYPAD05      |        | GPIO13 |                                                                                                              |
| AA9             |        | KEYPAD06      |        | GPIO14 |                                                                                                              |
| Y9              | 1/0    | KEYPAD07      |        | GPIO15 | Any keypad terminal may be used as a GPIO when not in use as a keypad.                                       |
| AB10            | I/O    | KEYPAD08      |        | GPIO16 | There is no need to select the GPIO function placed on the 3rd I/O multiplexer.                              |
| AA10            |        | KEYPAD09      |        | GPIO17 |                                                                                                              |
| Y10             |        | KEYPAD10      |        | GPIO18 |                                                                                                              |
| AB11            |        | KEYPAD11      |        | GPIO19 |                                                                                                              |
| AA11            |        | KEYPAD12      |        | GPIO20 |                                                                                                              |
| W11             |        | KEYPAD13      |        |        | GPIO21                                                                                                       |
| Y11             |        | KEYPAD14      |        | GPIO22 |                                                                                                              |
| AB12            |        | KEYPAD15      |        | GPIO23 |                                                                                                              |

## 3.3.11 MIPS Interrupt

Table 3-22. MIPS Interrupt I/Os

| TERMINAL<br>NO. | TYPE | 1st      | 2nd           | 3rd      | DESCRIPTION                                                                                                                                                                |
|-----------------|------|----------|---------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R3              | I/O  | GPIO0    |               | EXT_INT1 | Interrupt 1 (IN). This external interrupt enters the MIPS as INT_1.                                                                                                        |
| Т3              | I/O  | GPIO1    |               | EXT_INT2 | Interrupt 2 (IN). This external interrupt enters the MIPS as INT_2.                                                                                                        |
| U3              | I/O  | GPIO2    |               | EXT_INT3 | Interrupt 3 (IN). This external interrupt enters the MIPS as INT_3.                                                                                                        |
| T2              | I/O  | GPIO3    |               | EXT_INT4 | Interrupt 4 (IN). This external interrupt enters the MIPS as INT_4.                                                                                                        |
| K21             | I/O  | TELE_INT | MII_P1_RX_CLK | GPIO50   | Telephony subsystem interrupt (IN). This external interrupt enters the MIPS as INT_23 and the DSP as DSP_INT_12. This is the only externally-sourced DSP interrupt signal. |

#### 3.3.12 JTAG

#### 3.3.12.1 MIPS and ASIC

This enhanced JTAG (EJTAG)-compliant port provides MIPS emulation control, MIPS boundary-scan control, and ASIC boundary-scan control. The ASIC boundary scan encompasses all TNETV1060 logic including the MIPS and DSP, but excludes the analog I/O signals found in the internal PHY devices and internal voice codec device. Besides the internal pulldown configuration on several of the I/Os, this JTAG implementation is IEEE Std 1149.1 compliant.

| TERMINAL<br>NO. | TYPE | 1st          | 2nd | 3rd | DESCRIPTION                                                                                                               |
|-----------------|------|--------------|-----|-----|---------------------------------------------------------------------------------------------------------------------------|
| E3              | _    | EJTAG_DINT   |     |     | MIPS and ASIC JTAG exception request. If not used, hold high (with internal pullup).                                      |
| E2              | _    | EJTAG_SYSRST |     |     | Similar function as $\overline{\text{RESET\_I}}$ . If not used, hold high (with internal pullup). Do not use this signal. |
| F3              | _    | EJTAG_TRST0  |     |     | MIPS JTAG test reset. If not used, hold low (with internal pulldown). An external pullup should not be used.              |
| E1              | _    | EJTAG_TRST1  |     |     | ASIC JTAG test reset. If not used, hold low (with internal pulldown). An external pullup should not be used.              |
| F2              | I    | EJTAG_TCK    |     |     | MIPS and ASIC JTAG test clock. If not used, hold high (with internal pullup).                                             |
| G3              | Ī    | EJTAG_TDI    |     |     | MIPS and ASIC JTAG test data input. If not used, hold high (with internal pullup).                                        |
| F1              | 0    | EJTAG_TDO    |     |     | MIPS and ASIC JTAG test data output                                                                                       |
| G2              | Ī    | EJTAG_TMS    |     |     | MIPS and ASIC JTAG test mode select. If not used, hold high (with internal pullup).                                       |

Table 3-23. MIPS JTAG I/Os

### 3.3.12.2 DSP

This JTAG-compliant port provides DSP emulation control and DSP boundary-scan control. Besides the internal pulldown configuration on several of the I/Os, this JTAG implementation is IEEE Std 1149.1 compliant.

| TERMINAL<br>NO. | TYPE | 1st       | 2nd | 3rd | DESCRIPTION                                                                                                 |
|-----------------|------|-----------|-----|-----|-------------------------------------------------------------------------------------------------------------|
| H3              | 24   | JTAG_EMU0 |     |     | DSP special-emulation control modes. More information link TBD. If not used, hold                           |
| G1              | 1/0  | JTAG_EMU1 |     |     | high (with internal pullup).                                                                                |
| H2              | _    | JTAG_TRST |     |     | DSP JTAG test reset. If not used, hold low (with internal pulldown). An external pullup should not be used. |
| J3              | I    | JTAG_TCK  |     |     | DSP JTAG test clock. If not used, hold high (with internal pullup).                                         |
| H1              | I    | JTAG_TDI  |     |     | DSP JTAG test data input. If not used, hold high (with internal pullup).                                    |
| J2              | 0    | JTAG_TDO  |     |     | DSP JTAG test data output                                                                                   |
| J1              | I    | JTAG_TMS  |     |     | DSP JTAG test mode select. If not used, hold high (with internal pullup).                                   |

Table 3-24. DSP JTAG I/Os

# 3.3.13 System Clock and Reset

Table 3-25. Clock and Reset I/Os

|                 |      |              | 14510 0 20   | . 0.00.0 | and neset 1/03                                                                                                                                                        |
|-----------------|------|--------------|--------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TERMINAL<br>NO. | TYPE | 1st          | 2nd          | 3rd      | DESCRIPTION                                                                                                                                                           |
| P22             | I/O  | REF_CLK_I    |              |          | Differential crystal pair for the entire TNETV1060 (see Figure 3–2 for the TNETV1060 clock structure)                                                                 |
| N22             | 0    | REF_CLK_O    |              |          | The target input frequency is 25 MHz.                                                                                                                                 |
| P21             | _    | ALT_CLK_I    |              |          | Alternate non-crystal clock input. This clock can be programmed to replace the REF_CLK in any TNETV1060 subsystem (see Figure 3–2 for the TNETV1060 clock structure). |
|                 |      |              |              |          | The target input frequency is 25 MHz.                                                                                                                                 |
| R1              | I/O  | AIC_CLK_I    |              |          | Differential crystal pair for the internal telephony clock (see Figure 3–2 for the TNETV1060 clock structure)                                                         |
| T1              | 0    | AIC_CLK_O    |              |          | The recommended frequency is 8.1920 MHz.                                                                                                                              |
| C1              | I    | RESET_I      |              |          | Reset input for the TNETV1060 is provided by the external power-on-reset supervisor.                                                                                  |
| C2              | 0    | RESET_O      |              |          | Reset output from the TNETV1060 is register controlled (on/off), as well as activated, by RESET_I.                                                                    |
| E2              | I    | EJTAG_SYSRST |              |          | Similar function as RESET_I. If not used, hold high (with internal pullup). Do not use this signal.                                                                   |
| K22             | I/O  | TELE_RESET   | MII_P1_RX_DV | GPIO51   | Telephony subsystem reset (OUT). This reset is activated by RESET_I and register control in the DSP subsystem.                                                        |

### 3.3.14 Power

### 3.3.14.1 I/O

Table 3-26. I/O Power

| TERMINAL<br>NO. | TYPE | 1st  | 2nd | 3rd | DESCRIPTION                         |
|-----------------|------|------|-----|-----|-------------------------------------|
| D7              |      | VDDS |     |     |                                     |
| D8              |      | VDDS |     |     |                                     |
| D9              |      | VDDS |     |     |                                     |
| D10             |      | VDDS |     |     |                                     |
| D13             |      | VDDS |     |     |                                     |
| D14             |      | VDDS |     |     |                                     |
| D15             |      | VDDS |     |     |                                     |
| D16             |      | VDDS |     |     |                                     |
| G4              |      | VDDS |     |     |                                     |
| G19             |      | VDDS |     |     |                                     |
| H4              |      | VDDS |     |     |                                     |
| H19             | Р    | VDDS |     |     | 3.3-V power supply for the I/O ring |
| J4              | '    | VDDS |     |     | 3.3-V power supply for the I/O fing |
| J19             |      | VDDS |     |     |                                     |
| K4              |      | VDDS |     |     |                                     |
| K19             |      | VDDS |     |     |                                     |
| N4              |      | VDDS |     |     |                                     |
| P4              |      | VDDS |     |     |                                     |
| W9              |      | VDDS |     |     |                                     |
| W10             |      | VDDS |     |     |                                     |
| W13             |      | VDDS |     |     |                                     |
| W14             |      | VDDS |     |     |                                     |
| W15             |      | VDDS |     |     |                                     |
| W16             |      | VDDS |     |     |                                     |

#### 3.3.14.2 Core

Table 3-27. Core Power

| TERMINAL<br>NO. | TYPE | 1st | 2nd | 3rd | DESCRIPTION                                                                                             |
|-----------------|------|-----|-----|-----|---------------------------------------------------------------------------------------------------------|
| J10             |      | VDD |     |     |                                                                                                         |
| J11             |      | VDD |     |     |                                                                                                         |
| J12             |      | VDD |     |     |                                                                                                         |
| J13             |      | VDD |     |     |                                                                                                         |
| K9              |      | VDD |     |     |                                                                                                         |
| K14             |      | VDD |     |     |                                                                                                         |
| L9              |      | VDD |     |     |                                                                                                         |
| L14             | Р    | VDD |     |     | 1.5-V power supply for the logic core                                                                   |
| M9              |      | VDD |     |     | If the internal voltage regulator is used, this power is provided by the external npn pass transistors. |
| M14             |      | VDD |     |     |                                                                                                         |
| N9              |      | VDD |     |     |                                                                                                         |
| N14             |      | VDD |     |     |                                                                                                         |
| P10             |      | VDD |     |     |                                                                                                         |
| P11             |      | VDD |     |     |                                                                                                         |
| P12             |      | VDD |     |     |                                                                                                         |
| P13             |      | VDD |     |     |                                                                                                         |

## 3.3.14.3 Analog

Table 3-28. Analog Power

| TERMINAL<br>NO. | TYPE | 1st          | 2nd | 3rd | DESCRIPTION                                                                                       |
|-----------------|------|--------------|-----|-----|---------------------------------------------------------------------------------------------------|
| N19             | Р    | VDD_PLL      |     |     | 1.5-V isolated supply power for the internal analog PLL devices                                   |
| U21             | Р    | VDDA_PHY0_1  |     |     | 3.3-V isolated analog supply power for internal Ethernet PHY port 0 (TX)                          |
| U20             | Р    | VDDA_PHY0_2  |     |     | 3.3-V isolated analog supply power for internal Ethernet PHY port 0 (RX and ADC)                  |
| Y20             | Р    | VDDA_PHY0_34 |     |     | 3.3-V isolated analog supply power for internal Ethernet PHY port 0 (all other internal circuits) |
| U22             | Р    | VDDA_PHY1_1  |     |     | 3.3-V isolated analog supply power for internal ethernet PHY port 1 (TX)                          |
| U19             | Р    | VDDA_PHY1_2  |     |     | 3.3-V isolated analog supply power for internal Ethernet PHY port 1 (RX and ADC)                  |
| P20             | Р    | VDDA_PHY1_34 |     |     | 3.3-V isolated analog supply power for internal Ethernet PHY port 1 (all other internal circuits) |

### 3.3.15 Ground

### 3.3.15.1 Digital

Table 3-29. Digital Ground

| TERMINAL<br>NO. | TYPE | 1st | 2nd | 3rd | DESCRIPTION |
|-----------------|------|-----|-----|-----|-------------|
| A1              |      | VSS |     |     |             |
| A2              |      | VSS |     |     |             |
| A21             |      | VSS |     |     |             |
| A22             |      | VSS |     |     |             |
| B1              |      | vss |     |     |             |
| B2              |      | vss |     |     |             |
| B21             |      | vss |     |     |             |
| B22             |      | VSS |     |     |             |
| C3              |      | VSS |     |     |             |
| C20             |      | VSS |     |     |             |
| D4              |      | VSS |     |     |             |
| D19             |      | VSS |     |     |             |
| J9              |      | VSS |     |     |             |
| J14             |      | VSS |     |     |             |
| K10             | G    | VSS |     |     | Ground      |
| K11             | G    | VSS |     |     | Giound      |
| K12             |      | VSS |     |     |             |
| K13             |      | VSS |     |     |             |
| L10             |      | VSS |     |     |             |
| L11             |      | VSS |     |     |             |
| L12             |      | VSS |     |     |             |
| L13             |      | VSS |     |     |             |
| M10             |      | VSS |     |     |             |
| M11             |      | VSS |     |     |             |
| M12             |      | VSS |     |     |             |
| M13             |      | VSS |     |     |             |
| N10             |      | VSS |     |     |             |
| N11             |      | VSS |     |     |             |
| N12             |      | VSS |     |     |             |
| N13             |      | VSS |     |     |             |

### 3.3.15.2 Analog

Table 3-30. Analog Ground

| TERMINAL<br>NO. | TYPE | 1st                | 2nd    | 3rd | DESCRIPTION                                                                                                                                                                                                                        |  |  |
|-----------------|------|--------------------|--------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| W4              |      | VSS_AIC            |        |     |                                                                                                                                                                                                                                    |  |  |
| Y3              |      | VSS_AIC            |        |     |                                                                                                                                                                                                                                    |  |  |
| AA1             |      | VSS_AIC            |        |     | 1                                                                                                                                                                                                                                  |  |  |
| AA2             | G    | VSS_AIC            | SS_AIC |     | Isolated analog ground                                                                                                                                                                                                             |  |  |
| AB1             |      | VSS_AIC<br>VSS_AIC |        |     |                                                                                                                                                                                                                                    |  |  |
| AB2             |      |                    |        |     |                                                                                                                                                                                                                                    |  |  |
| V21             |      | VSS_PHY0_1         |        |     |                                                                                                                                                                                                                                    |  |  |
| W21             | G    | VSS_PHY0_1         |        |     | Isolated analog ground for internal Ethernet PHY port 0 (TX)                                                                                                                                                                       |  |  |
| V20             | G    | VSS_PHY0_2         |        |     | Isolated analog ground for internal Ethernet PHY port 0 (RX and ADC)                                                                                                                                                               |  |  |
| W20             | G    | VSS_PHY0_34        |        |     | Isolated analog ground for internal Ethernet PHY port 0 (all other internal circuits)                                                                                                                                              |  |  |
| V19             | G    | VSS_PHY0_ESD       |        |     | ESD-specific ground for internal Ethernet PHY port 0                                                                                                                                                                               |  |  |
| R21             |      | VSS_PHY1_1         |        |     |                                                                                                                                                                                                                                    |  |  |
| T21             | G    | VSS_PHY1_1         |        |     | Isolated analog ground for internal Ethernet PHY port 1 (TX)                                                                                                                                                                       |  |  |
| T20             | G    | VSS_PHY1_2         |        |     | Isolated analog ground for internal Ethernet PHY port 1 (RX and ADC)                                                                                                                                                               |  |  |
| R20             | G    | VSS_PHY1_34        |        |     | Isolated analog ground for internal Ethernet PHY port 1 (all other internal circuits)                                                                                                                                              |  |  |
| T19             | G    | VSS_PHY1_ESD       |        |     | ESD-specific ground for internal Ethernet PHY port 1                                                                                                                                                                               |  |  |
| P14             | G    | VSS_PLL            |        |     | Isolated ground for the internal analog PLL devices                                                                                                                                                                                |  |  |
| N21             | G    | VSS_REF_CLK        |        |     | Isolated ground for the REF_CLK oscillator (see REF_CLK_I and REF_CLK_O). This $V_{SS}$ terminal remains independent of all other $V_{SS}$ terminals and must not be connected to the common board ground.                         |  |  |
| P9              | G    | VSS_AIC_CLK        |        |     | Isolated ground for the telephony AIC_CLK oscillator (see AIC_CLK_I and AIC_CLK_O). This V <sub>SS</sub> terminal remains independent of all other V <sub>SS</sub> terminals and must not be connected to the common board ground. |  |  |

### 3.3.16 Voltage Regulators

Three internal voltage regulators are required to supply the power consumption needs of the TNETV1060 VDD (1.5 V) core voltage. The maximum supply current capacity of these three voltage regulators is 1.33 A. The necessary 1.2-V bandgap reference is created internally (with an additional small voltage regulator) through the VDDS (3.3 V) power rail. As shown in Table 3–31 and Figure 4–7, three external npn pass transistors are required to regulate current into the TNETV1060. In addition, one 10- $\mu$ F tantalum capacitor is necessary in the external-regulator design.

TI recommends a 2.0-W supply be used for the 3.3-V ( $V_{DDS}$ ) power rail and that the internal voltage regulator be used to generate the 1.5-V ( $V_{DD}$ ) core voltage. This provides margin for the TNETV1060 to power up.

| gg              |      |          |  |                 |                                                                                                                                                                                                                               |     |             |
|-----------------|------|----------|--|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------------|
| TERMINAL<br>NO. | TYPE | 1st 2nd  |  | YPE 1st 2nd 3rd |                                                                                                                                                                                                                               | 3rd | DESCRIPTION |
| AB6             | 0    | VR_BASE1 |  |                 | Voltage regulator 1 drive to the base of external npn pass transistor one                                                                                                                                                     |     |             |
| R2              | 0    | VR_BASE2 |  |                 | Voltage regulator 2 drive to the base of external npn pass transistor two                                                                                                                                                     |     |             |
| Y22             | 0    | VR_BASE3 |  |                 | Voltage regulator 3 drive to the base of external npn pass transistor three                                                                                                                                                   |     |             |
| AA6             | -    | VR_ENBL  |  |                 | Voltage regulator enable. When high (3.3 V), the internal regulators are in power-down mode. When low (0 V), the regulators are functional, and power for VDD (1.5 V) can be supplied from the external non page transjetors. |     |             |

Table 3-31. Voltage Regulator I/Os

#### 3.3.17 Test

Table 3-32. Test I/Os

| TERMINAL<br>NO. | TYPE | 1st            | 2nd           | 3rd | DESCRIPTION                                                      |
|-----------------|------|----------------|---------------|-----|------------------------------------------------------------------|
| F4              | I    | TEST           |               |     | For normal operation, must be held low (with internal pulldown). |
| Y21             | I    | PHY_TEST       |               |     | For normal operation, must be held low with external pulldown.   |
| Y12             | I/O  | LCD_PIXEL_STRB | DSP_FUNCTEST0 |     | For test purposes only. Do not select multiplexer for use.       |
| AB13            | I/O  | LCD_E1         | DSP_FUNCTEST1 |     | For test purposes only. Do not select multiplexer for use.       |

#### 3.3.18 No Connection

Table 3-33. No Connection Terminals

| TERMINAL<br>NO.                                                                                                                             | TYPE | DESCRIPTION                                                                                             |
|---------------------------------------------------------------------------------------------------------------------------------------------|------|---------------------------------------------------------------------------------------------------------|
| L3, L4, M1, M2, M4, N1,<br>R4, T4, U4, V3, V4, W1,<br>W2, W3, W5, W6, W7,<br>W8, Y1, Y2, Y4, Y5, Y6,<br>Y7, AA3, AA4, AA5,<br>AB3, AB4, AB5 | N/C  | No connection. Do not bias. These terminals may be connected internally. Do not use as a routing point. |

### 3.4 Boot Configuration

Certain TNETV1060 I/O terminals provide a boot-configuration option. These special I/O terminals read the state of the incoming signal at RESET\_I deactivation and store the received value for the uses shown in Table 3–34. Many of the stored values can be viewed in the SYS\_CONFIG (BOOT) register. External pullup or pulldown resistors should be placed on these boot configuration I/O terminals to obtain the desired results.

Table 3-34. Boot Configuration I/Os

|             | Table 3–34. Boot Configuration I/Os |     |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |
|-------------|-------------------------------------|-----|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| EXTERNAL    | REGIST                              |     | DEFAULT  | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |
| TERMINAL    | NAME                                | BIT | BIT CODE |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |
| EM_A[23:22] | FLASH_WIDTH                         | 8:7 | 01       | Flash width. Defines the flash (EM_CS0) data bus width.  11 = 32-bit flash  10 = 32-bit flash  01 = 16-bit flash  00 = 8-bit flash                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |
|             |                                     |     |          | The width of the flash data bus may be adjusted through program control using the EMIF (ASYNCHRONOUS_CONFIG_BANK_1) register.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |  |
| EM_A[21]    | ENDIAN_MODE                         | 6   | N/A      | Endian mode. Defines the endian operating mode for the TNETV1060.  1 = Big endian 0 = Little endian                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |
|             |                                     |     |          | A default is not available. This bit must be programmed externally, even when DEFAULT = 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |
| EM_A[20:18] | BOOT_SELECT                         | 2:0 | 001      | Boot memory location select. The MIPS processor always starts the TNETV1060 boot from the internal 4K-byte ROM. Within this ROM, the MIPS code interrogates these bits and determines where the rest of the boot code resides.  111 = Boot from VLYNQ5 port 110 = Boot from serial EEPROM through the SSP 101 = Boot from EM_CS5 (asynchronous memory) 100 = Boot from EM_CS4 (asynchronous memory) 011 = Boot from EM_CS3 (asynchronous memory) 010 = Boot from EM_CS1 and EM_CS2 (SDRAM) 001 = Boot from EM_CS0 (flash) 000 = Boot from internal 4K-Byte ROM only The boot location value may be adjusted through program control using the BOOT_OVERRIDE bits in the SYS_CONFIG (BOOT) register. |  |  |  |  |  |  |
| EM_A[17]    | PLL_MODE                            | 5   | 0        | PLL mode. As shown in Figure 3–2, several TNETV1060 PLL generators can be bypassed.  1 = Bypass the PLL, for test-mode use only 0 = Use the standard PLL configuration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |
| EM_A[16]    | WD_MODE<br>(inverted)               | 4   | 0        | System watchdog timer disable mode. This terminal may be used to permanently disable the system watchdog timer. The WD_MODE register bit contents are inverted from the following definition.  1 = System watchdog timer is always disabled.  0 = System watchdog timer may be enabled (see EM_A15).                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |
| EM_A[15]    | WD_WR_MODE                          | 3   | 0        | System watchdog timer write protect mode. This terminal may be used to generate a write protect feature, permanently preventing any changes to the TIMER_ENABLE bit in the SYS_TIMER_WD (ENABLE) register.  1 = The system watchdog timer is write protected. The operational state of the timer is determined from the reset contents of the TIMER_ENABLE bit in the SYS_TIMER_WD (ENABLE) register.  0 = The system watchdog timer may be enabled and disabled through the use of the TIMER_ENABLE bit in the SYS_TIMER_WD (ENABLE) register.                                                                                                                                                     |  |  |  |  |  |  |

## Table 3-34. Boot Configuration I/Os (Continued)

| EXTERNAL    | REGIST      | ER    | DEFAULT  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-------------|-------------|-------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TERMINAL    | NAME        | BIT   | BIT CODE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| EM_A[14]    | SDRAM_MODE  | 9     | 1        | EMIF SDRAM clock mode. The EMIF external clock EM_CLK (SDRAM clock) may be programmed for half speed (VBUSP_CLK/2). In either mode, the SDRAM and asynchronous memory external timing follows the clock speed. Thus, the EMIF external timing runs at one-half rate when selected for half-speed mode.  1 = EMIF runs at full speed (VBUSP_CLK)  0 = EMIF runs at half speed (1/2 VBUSP_CLK)                                                                                                                                                |
| EM_A[13]    | SDRAM_INIT  | 10    | 0        | EMIF SDRAM initialization mode. The SDRAM initialization sequence is reduced by forcing the SDRAM refresh counter to a minimum value as defined in the EMIF (SDRAM_REFRESH_CTRL) register. This minimum time value drastically reduces the long delay at the start of the SDRAM initialization.  1 = Reduced SDRAM initialization timing for test purposes 0 = Normal SDRAM initialization operation                                                                                                                                        |
| EM_A[12:11] | VBUSP_CLOCK | 15:14 | 01       | VBUSP clock input multiplexer select. As shown in Figure 3–2, the input clock source for the VBUSP_CLK is determined by the state of these I/O terminals:  11 = Internal MIPS PLL clock output 10 = Alternate clock I/O (ALT_CLK_I) 01 = Reference clock I/O (REF_CLK_I and REF_CLK_O) 00 = Telephony clock I/O (AIC_CLK_I and AIC_CLK_O) This boot configuration value may be adjusted through program control using the SYS_CONFIG (BOOT) register. Due to metastability issues, program-controlled adjustment is not recommended.        |
| EM_A[10:9]  | NC_CLOCK    | 17:16 | 01       | No connect input multiplexer select. These I/O balls should be programmed to the same state as the MIPS_CLOCK bits EM_A[3:2]. This boot configuration value may be adjusted through program control using the SYS_CONFIG (BOOT) register. Due to metastability issues, program-controlled adjustment is not recommended.                                                                                                                                                                                                                    |
| EM_A[8:7]   | PHY_CLOCK   | 19:18 | 01       | Ethernet PHY clock input multiplexer select (see Figure 3–2). The input clock source for the Ethernet PHY_CLK is determined by the state of these I/O terminals:  11 = Internal MIPS PLL clock output 10 = Alternate clock I/O (ALT_CLK_I) 01 = Reference clock I/O (REF_CLK_I and REF_CLK_O) 00 = Telephony clock I/O (AIC_CLK_I and AIC_CLK_O) This boot configuration value may be adjusted through program control using the SYS_CONFIG (BOOT) register. Due to metastability issues, program-controlled adjustment is not recommended. |
| EM_A[6:5]   | DSP_CLOCK   | 21:20 | 01       | DSP clock input multiplexer select (see Figure 3–2). The input clock source for the DSP_CLK is determined by the state of these I/O terminals:  11 = Internal MIPS PLL clock output 10 = Alternate clock I/O (ALT_CLK_I) 01 = Reference clock I/O (REF_CLK_I and REF_CLK_O) 00 = Telephony clock I/O (AlC_CLK_I and AlC_CLK_O) This boot configuration value may be adjusted through program control using the SYS_CONFIG (BOOT) register. Due to metastability issues, program-controlled adjustment is not recommended.                   |

Table 3-34. Boot Configuration I/Os (Continued)

| EXTERNAL                     | REGIST     | ER    | DEFAULT  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|------------------------------|------------|-------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TERMINAL                     | NAME       | BIT   | BIT CODE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| EM_A[4]                      | NC_MODE    | 22    | 1        | No connect mode. This I/O ball should be programmed to the default value.  This boot configuration value may be adjusted through program control using the SYS_CONFIG (BOOT) register.                                                                                                                                                                                                                                                                                                                                                       |
| EM_A[3:2]                    | MIPS_CLOCK | 24:23 | 01       | MIPS clock input multiplexer select (see Figure 3–2). The input clock source for the MIPS_CLK is determined by the state of these I/O terminals:  11 = Reference clock I/O (REF_CLK_I and REF_CLK_O) 10 = Alternate clock I/O (ALT_CLK_I) 01 = Reference clock I/O (REF_CLK_I and REF_CLK_O) 00 = Voice codec clock I/O (AIC_CLK_I and AIC_CLK_O) This boot configuration value may be adjusted through program control using the SYS_CONFIG (BOOT) register. Due to metastability issues, program-controlled adjustment is not recommended. |
| EM_A[1]                      | MIPS_MODE  | 25    | 1        | MIPS clock mode (see Figure 3–2). The clock source for the MIPS_CLK may be synchronous utilizing the VBUSP_CLK or asynchronous derived from the MIPS PLL.  1 = MIPS_CLK is asynchronous.  0 = MIPS_CLK is synchronous.                                                                                                                                                                                                                                                                                                                       |
| EM_A[0]                      | DEFAULT    | 26    | N/A      | Default control. Defines the RESET_I contents of the SYS_CONFIG (BOOT) register.  1 = Boot configuration is defined by the Default field in this table, initialization state of EM_A[23:1] is ignored.  0 = Initialization state of EM_A[23:1] determines the boot configuration.                                                                                                                                                                                                                                                            |
| VLYNQ5_TX_D0<br>VLYNQ5_TX_D1 | N/A        | N/A   | N/A      | VLYNQ 5-terminal configuration. After a VLYNQ 5-terminal subsystem reset event, the state of this signal determines the VLYNQ bus width. For attachment to an external VLYNQ 3-terminal device, both bits must be held low with an external pulldown. For attachment to an external VLYNQ 5-terminal device, VLYNQ5_TX_D1 is held low with an external pulldown while VLYNQ5_TX_D0 must be held high with an external pullup.                                                                                                                |

#### 3.4.1 Clock Distribution

Figure 3–2 shows the TNETV1060 clock distribution network. As shown in Table 3–34, the multiplexed selection network is defined at RESET\_I deactivation through the use of the special boot configuration I/O terminals.



NOTE: All bits (b#) are contained in SYS\_CONFIG (BOOT).

Figure 3-2. TNETV1060 Clock Distribution

### 3.4.2 SYS\_CONFIG (BOOT)

Bits [31:8] of the 32-bit VBUSP address bus define the block location of the system configuration controller (SYS\_CONFIG) starting at 0x0861:1A00 and ending at 0x0861:1AFF. Address bits [7:0] are used to define each 32-bit-wide address location within the SYS\_CONFIG block. The SYS\_CONFIG block only uses address bits [3:0], thus, register addressing greater than 0x0861:1A0F allows aliased writes and reads of SYS\_CONFIG registers in the range 0x0861:1A00 to 0x0861:1A0F. The bit map is shown in Table 3–35, with bit descriptions shown in Table 3–36.

0x0861:1A00 SYS\_CONFIG BOOT **Boot Configuration** Rif 29 24 16 30 28 27 26 25 21 17 Name VBUS MODE DEFAULT MIPS MIPS NC MODE DSP CLOCK PHY CLOCK NC CLOCK CLOCK MODE (rd-only) (rd-only) EM\_A1 EM\_A3 EM\_A2 EM\_A4 EM A9 EM\_A0 EM\_A0 EM A6 EM A5 EM A8 EM A7 EM A10 Reset 0 14 13 12 Bit 15 11 10 9 8 6 5 4 3 2 1 0 Name BOOT **SDRAM SDRAM** FLASH **ENDIAN** PLL WD WD WR BOOT CLOCK OVERRIDE MODE WIDTH MODE MODE MODE MODE SELECT (rd-only) (rd-only) (rd-only) (rd-only) (rd-only) (rd-only) (rd-only) (rd-only) Reset 0 Reset 1 EM\_A11 EM\_A21 EM\_A21 EM\_A18

Table 3-35. SYS\_CONFIG (BOOT) Register

#### Table 3-36. SYS CONFIG (BOOT) Register Bits

|       | Table 0 oc. 010_00M Ta (2001) Regioner End |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |
|-------|--------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| BIT   | NAME                                       | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |
| 31:28 | Reserved                                   | Always returns zero when read                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |
|       |                                            | VBUS clock mode. The state of this bit determines the VBUS_CLK source (see Figure 3–2).  1 = VBUS_CLK = 1/2(MIPS PLL output after the post divider)  0 = VBUS_CLK = 1/2(VBUSP_CLK)                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |
| 27    | 27 VBUS_MODE                               | Because this bit is adjusted through program control, all VBUS_CLK receiver logic must have clocks powered off through the SYS_CLK (PWR_DWN) register. In addition, the same VBUS_CLK receiver logic should be held in reset through the SYS_RESET (PERIPH_CTRL) register. Failure to follow these precautions can introduce metastability, causing undesirable system problems.                                                                                                                                                                                                                                                        |  |  |  |  |  |  |
| 26    | DEFAULT                                    | Default control (read only). The state of this bit is always determined by EM_A0 after a RESET_I event (see Table 3–34). The contents of the rest of the bits in this register depend on the state of this bit after an RESET_I event:  1 = Reset 1 event = Content of the bits in this register are fixed by the hardware.  0 = Reset 0 event = Content of the bits in this register are dependent on the state of EM_A[23:1].                                                                                                                                                                                                         |  |  |  |  |  |  |
| 25    | MIPS_MODE                                  | MIPS clock mode (read only). The state of this bit is determined by EM_A1 after a RESET_I event when DEFAULT = 0b (see Table 3-34).  1 = MIPS_CLK is asynchronous.  0 = MIPS_CLK is synchronous.                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |
| 24:23 | MIPS_CLOCK                                 | MIPS clock input multiplexer select. The state of these bits is determined by EM_A[3:2] after a RESET_I event when DEFAULT = 0b (see Table 3–34).  11 = Reference clock I/O (REF_CLK_I and REF_CLK_O)  10 = Alternate clock I/O (ALT_CLK_I)  01 = Reference clock I/O (REF_CLK_I and REF_CLK_O)  00 = Telephony clock I/O (AIC_CLK_I and AIC_CLK_O)  In addition, these bits may be changed through program control. This program control change is not glitch free and can introduce metastability, causing undesirable system problems. To avoid the introduction of metastability, do not change these bits through program control. |  |  |  |  |  |  |

## Table 3–36. SYS\_CONFIG (BOOT) Register Bits (Continued)

| BIT   | NAME          | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 22    | NC_MODE       | No connect mode. The state of this bit is determined by EM_A4 after a RESET_I event when DEFAULT = 0b (see Table 3-34).  In addition, this bit may be changed through program control.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 21:20 | DSP_CLOCK     | DSP clock input multiplexer select. The state of these bits is determined by EM_A[6:5] after a RESET_I event when DEFAULT = 0b (see Table 3–34).  11 = Internal MIPS PLL clock output  10 = Alternate clock I/O (ALT_CLK_I)  01 = Reference clock I/O (REF_CLK_I and REF_CLK_O)  00 = Telephony clock I/O (AIC_CLK_I and AIC_CLK_O)                                                                                                                                                                                                                                                                                                                                                                                  |
|       |               | In addition, these bits may be changed through program control. This program control change is not glitch free and can introduce metastability, causing undesirable system problems. To avoid the introduction of metastability, do not change these bits through program control.                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 19:18 | PHY_CLOCK     | Ethernet clock input multiplexer select. The state of these bits is determined by EM_A[8:7] after a RESET_I event when DEFAULT = 0b (see Table 3–34).  11 = Internal MIPS PLL clock output  10 = Alternate clock I/O (ALT_CLK_I)  01 = Reference clock I/O (REF_CLK_I and REF_CLK_O)  00 = Telephony clock I/O (AIC_CLK_I and AIC_CLK_O)                                                                                                                                                                                                                                                                                                                                                                             |
|       |               | In addition, these bits may be changed through program control. This program control change is not glitch free and can introduce metastability, causing undesirable system problems. To avoid the introduction of metastability, do not change these bits through program control.                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 17:16 | NC CLOCK      | No connect clock input multiplexer select. The state of these bits is determined by EM_A[10:9] after a RESET_I event when DEFAULT = 0b (see Table 3–34).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 17:16 | NC_CLOCK      | In addition, these bits may be changed through program control. This program control change is not glitch free and can introduce metastability, causing undesirable system problems. To avoid the introduction of metastability, do not change these bits through program control.                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 15:14 | VBUSP_CLOCK   | VBUSP clock input multiplexer select. The state of these bits is determined by EM_A[12:11] after a RESET_I event when DEFAULT = 0b (see Table 3–34).  11 = Internal MIPS PLL clock output  10 = Alternate clock I/O (ALT_CLK_I)  01 = Reference clock I/O (REF_CLK_I and REF_CLK_O)  00 = Telephony clock I/O (AIC_CLK_I and AIC_CLK_O)                                                                                                                                                                                                                                                                                                                                                                              |
|       |               | In addition, these bits may be changed through program control. This program control change is not glitch free and can introduce metastability, causing undesirable system problems. To avoid the introduction of metastability, do not change these bits through program control.                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 13:11 | BOOT_OVERRIDE | Boot select overide. These bits may be adjusted through program control in order to override the BOOT_SELECT configuration bits contained in this same register. Reset events not employing the RESET_I input terminal are able to boot from a location other than the one defined by BOOT_SELECT.  111 = Boot from VLYNQ5 port 110 = Boot from serial EEPROM through the sequencer serial port 101 = Boot from EM_CS5 (asynchronous memory) 100 = Boot from EM_CS4 (asynchronous memory) 011 = Boot from EM_CS3 (asynchronous memory) 010 = Boot from EM_CS1 and EM_CS2 (SDRAM) 001 = Boot from EM_CS0 (flash) 000 = Ignore this BOOT_OVERIDE, the BOOT_SELECT bits in this same register define the boot location. |

## Table 3-36. SYS\_CONFIG (BOOT) Register Bits (Continued)

| BIT | NAME        | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-----|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 10  | SDRAM_INIT  | EMIF SDRAM initialization mode (read only). The state of this bit is determined by EM_A13 after a RESET_I event when DEFAULT = 0b (see Table 3–34).  1 = Reduced SDRAM initialization timing for test purposes 0 = Normal SDRAM initialization operation                                                                                                                                                                                                                                                       |
| 9   | SDRAM_MODE  | EMIF SDRAM clock mode (read only). The state of this bit is determined by EM_A14 after a RESET_I event when DEFAULT = 0b (see Table 3–34).  1 = EMIF runs at full speed (VBUSP_CLK).  0 = EMIF runs at one-half speed (1/2 VBUSP_CLK).                                                                                                                                                                                                                                                                         |
| 8:7 | FLASH_WIDTH | FLASH width (read only). The state of these bits is determined by EM_A[23:22] after a RESET_I event when DEFAULT = 0b (see Table 3–34).  11 = 32-bit flash 10 = 32-bit flash 01 = 16-bit flash 00 = 8-bit flash                                                                                                                                                                                                                                                                                                |
| 6   | ENDIAN_MODE | Endian mode (read only). The state of this bit is determined by EM_A21 after a RESET_I event, regardless of the state of DEFAULT (see Table 3–34).  1 = Big endian 0 = Little endian                                                                                                                                                                                                                                                                                                                           |
| 5   | PLL_MODE    | PLL mode (read only). The state of this bit is determined by EM_A17 after a RESET_I event when DEFAULT = 0b (see Table 3–34).  1 = Bypass the PLL, for test-mode use only  0 = Use the standard PLL configuration                                                                                                                                                                                                                                                                                              |
| 4   | WD_MODE     | Watchdog timer disable mode (read only). The state of this bit is determined by inverted contents of EM_A16 after a RESET_I event when DEFAULT = 0b (see Table 3–34).  1 = System watchdog timer may be enabled, see AD_WR_MODE.  0 = System watchdog timer is always disabled.                                                                                                                                                                                                                                |
| 3   | WD_WR_MODE  | System watchdog timer write protect mode (read only). The state of this bit is determined by EM_A15 after a RESET_I event (see Table 3–34).  1 = The system watchdog timer is write protected. The operational state of the timer is determined from the reset contents of the TIMER_ENABLE bit in the SYS_TIMER_WD (ENABLE) register.  0 = The system watchdog timer may be enabled and disabled through the use of the TIMER_ENABLE bit in the SYS_TIMER_WD (ENABLE) register.                               |
| 2:0 | BOOT_SELECT | Boot memory location select (read only). The state of these bits is determined by EM_A[20:18] after a RESET_I event when DEFAULT = 0b (see Table 3–34).  111 = Boot from VLYNQ5 port 110 = Boot from serial EEPROM through the sequencer serial port 101 = Boot from EM_CS5 (asynchronous memory) 100 = Boot from EM_CS4 (asynchronous memory) 011 = Boot from EM_CS3 (asynchronous memory) 010 = Boot from EM_CS1 and EM_CS2 (SDRAM) 001 = Boot from EM_CS0 (flash) 000 = Boot from internal 4K-byte ROM only |

### 3.5 Multiplex Configuration

The TNETV1060 contains 324 I/O terminals. Of the 324 terminals, 71 provide multiple I/O functional modes. The I/Os featuring multiple functional modes are shown in Table 3–2. The SYS\_RESET (PIN\_SEL\_NO) register set may be used to individually select the desired functionality of each TNETV1060 I/O terminal. The entire register set is shown in Table 3–37.

All of the terminals with multiple I/O functional modes are set to the nonfunctional 3-state mode by power-on reset (POR). To be used, these I/O terminals must be programmed as shown in Table 3–37.

| ADDRESS     | BLOCK FUNCTION | NAME       | DESCRIPTION                                                       |
|-------------|----------------|------------|-------------------------------------------------------------------|
| 0x0861:160C | SYS_RESET      | PIN_SEL_1  | I/O multiplex pin select 1                                        |
| 0x0861:1610 | SYS_RESET      | PIN_SEL_2  | I/O multiplex pin select 2 (N/A, no multiplexed I/O in this set)  |
| 0x0861:1614 | SYS_RESET      | PIN_SEL_3  | I/O multiplex pin select 3 (N/A, no multiplexed I/O in this set)  |
| 0x0861:1618 | SYS_RESET      | PIN_SEL_4  | I/O multiplex pin select 4                                        |
| 0x0861:161C | SYS_RESET      | PIN_SEL_5  | I/O multiplex pin select 5                                        |
| 0x0861:1620 | SYS_RESET      | PIN_SEL_6  | I/O multiplex pin select 6 (N/A, no multiplexed I/O in this set)  |
| 0x0861:1624 | SYS_RESET      | PIN_SEL_7  | I/O multiplex pin select 7                                        |
| 0x0861:1628 | SYS_RESET      | PIN_SEL_8  | I/O multiplex pin select 8                                        |
| 0x0861:162C | SYS_RESET      | PIN_SEL_9  | I/O multiplex pin select 9                                        |
| 0x0861:1630 | SYS_RESET      | PIN_SEL_10 | I/O multiplex pin select 10                                       |
| 0x0861:1634 | SYS_RESET      | PIN_SEL_11 | I/O multiplex pin select 11                                       |
| 0x0861:1638 | SYS_RESET      | PIN_SEL_12 | I/O multiplex pin select 12 (N/A, no multiplexed I/O in this set) |
| 0x0861:163C | SYS_RESET      | PIN_SEL_13 | I/O multiplex pin select 13                                       |
| 0x0861:1640 | SYS_RESET      | PIN_SEL_14 | I/O multiplex pin select 14                                       |
| 0x0861:1644 | SYS_RESET      | PIN_SEL_15 | I/O multiplex pin select 15 (N/A, no multiplexed I/O in this set) |
| 0x0861:1648 | SYS_RESET      | PIN_SEL_16 | I/O multiplex pin select 16 (N/A, no multiplexed I/O in this set) |
| 0x0861:164C | SYS_RESET      | PIN_SEL_17 | I/O multiplex pin select 17 (N/A, no multiplexed I/O in this set) |
| 0x0861:1650 | SYS_RESET      | PIN_SEL_18 | I/O multiplex pin select 18 (N/A, no multiplexed I/O in this set) |
| 0x0861:1654 | SYS_RESET      | PIN_SEL_19 | I/O multiplex pin select 19 (N/A, no multiplexed I/O in this set) |
| 0x0861:1658 | SYS_RESET      | PIN_SEL_20 | I/O multiplex pin select 20 (N/A, no multiplexed I/O in this set) |
| 0x0861:165C | SYS_RESET      | PIN_SEL_21 | I/O multiplex pin select 21                                       |

Table 3-37. SYS\_RESET (PIN\_SEL) Register Set

Bits 31–8 of the 32-bit VBUSP address bus define the block location of the system reset controller (SYS\_RESET) starting at 0x0861:1600 and ending at 0x0861:16FF. Address bits 7–0 are used to define each 32-bit-wide address location within the SYS\_RESET block. The SYS\_RESET block only uses address bits 6–0, thus, register addressing greater than 0x0861:167F allows aliased writes and reads of SYS\_RESET registers in the range 0x0861:1600 to 0x0861:167F.

### 3.5.1 SYS\_RESET (PIN\_SEL)

Tables 3–38 through 3–58 are detailed maps covering the memory range 0x0861:160C to 0x0861:165C, with bit descriptions in Table 3–59.

### Table 3-38. SYS\_RESET (PIN\_SEL\_1) Register

| 0x086 | 1:160C      | SYS_RE       | ESET |               | PIN_SE | L_1          |              | <u> </u>     | I/O Multi | plex Pin S   | Select 1   |              |             | ·            |             | ·            |
|-------|-------------|--------------|------|---------------|--------|--------------|--------------|--------------|-----------|--------------|------------|--------------|-------------|--------------|-------------|--------------|
| Bit   | 31          | 30           | 29   | 28            | 27     | 26           | 25           | 24           | 23        | 22           | 21         | 20           | 19          | 18           | 17          | 16           |
| Name  |             | /A<br>NAL H4 |      | /A<br>NAL E1  |        | /A<br>NAL F3 | N,<br>TERMII | /A<br>NAL E2 |           | /A<br>NAL E3 | N<br>TERMI | /A<br>NAL A2 | SS<br>TERMI | P3<br>NAL E4 |             | P2<br>NAL D2 |
| Reset | 0           | 0            | 0    | 0             | 0      | 0            | 0            | 0            | 0         | 0            | 0          | 0            | 0           | 0            | 0           | 0            |
| Bit   | 15          | 14           | 13   | 12            | 11     | 10           | 9            | 8            | 7         | 6            | 5          | 4            | 3           | 2            | 1           | 0            |
| Name  | SS<br>TERMI | P1<br>NAL D1 |      | SP0<br>NAL D3 |        | /A<br>NAL G4 | N,<br>TERMII | /A<br>NAL K9 |           | /A<br>NAL C2 | N<br>TERMI | /A<br>NAL C1 | N,<br>TERMI | •            | N,<br>TERMI | /A<br>NAL F4 |
| Reset | 0           | 0            | 0    | 0             | 0      | 0            | 0            | 0            | 0         | 0            | 0          | 0            | 0           | 0            | 0           | 0            |

### Table 3-39. SYS\_RESET (PIN\_SEL\_2) Register

| 0x086 | 1:1610 | SYS_RE       | SET        |              | PIN_SE | L_2          |              |    | I/O Multi | iplex Pin S  | Select 2 |              |    |              |              |    |
|-------|--------|--------------|------------|--------------|--------|--------------|--------------|----|-----------|--------------|----------|--------------|----|--------------|--------------|----|
| Bit   | 31     | 30           | 29         | 28           | 27     | 26           | 25           | 24 | 23        | 22           | 21       | 20           | 19 | 18           | 17           | 16 |
| Name  |        | /A<br>NAL K2 | N<br>TERMI | /A<br>NAL K3 |        | /A<br>NAL J1 | N/<br>TERMIN |    |           | /A<br>NAL J2 |          | /A<br>NAL H1 |    | /A<br>NAL J4 | N/<br>TERMII |    |
| Reset | 0      | 0            | 0          | 0            | 0      | 0            | 0            | 0  | 0         | 0            | 0        | 0            | 0  | 0            | 0            | 0  |
| Bit   | 15     | 14           | 13         | 12           | 11     | 10           | 9            | 8  | 7         | 6            | 5        | 4            | 3  | 2            | 1            | 0  |
| Name  |        | /A<br>NAL H2 |            | /A<br>NAL G1 |        | /A<br>NAL H3 | N/<br>TERMIN |    |           | /A<br>NAL B1 |          | /A<br>NAL F1 |    | /A<br>NAL G3 | N/<br>TERMIN |    |
| Reset | 0      | 0            | 0          | 0            | 0      | 0            | 0            | 0  | 0         | 0            | 0        | 0            | 0  | 0            | 0            | 0  |

#### Table 3-40. SYS\_RESET (PIN\_SEL\_3) Register

| 0x086 | 1:1614 | SYS_RE         | SET |               | PIN_SE | L_3          |              |    | I/O Multi | iplex Pin S  | Select 3 |              |              |              |              |              |
|-------|--------|----------------|-----|---------------|--------|--------------|--------------|----|-----------|--------------|----------|--------------|--------------|--------------|--------------|--------------|
| Bit   | 31     | 30             | 29  | 28            | 27     | 26           | 25           | 24 | 23        | 22           | 21       | 20           | 19           | 18           | 17           | 16           |
| Name  |        | I/A<br>NAL N4  |     | /A<br>NAL M11 |        | /A<br>NAL M3 | N/<br>TERMI  |    |           | /A<br>NAL M1 |          | /A<br>NAL M9 | N,<br>TERMII | /A<br>NAL M2 | N/<br>TERMIN | /A<br>NAL M4 |
| Reset | 0      | 0              | 0   | 0             | 0      | 0            | 0            | 0  | 0         | 0            | 0        | 0            | 0            | 0            | 0            | 0            |
| Bit   | 15     | 14             | 13  | 12            | 11     | 10           | 9            | 8  | 7         | 6            | 5        | 4            | 3            | 2            | 1            | 0            |
| Name  |        | I/A<br>INAL L4 |     | /A<br>NAL L10 |        | /A<br>NAL L3 | N/<br>TERMII |    |           | /A<br>NAL K4 |          | /A<br>NAL L1 | N,<br>TERMI  | /A<br>NAL L2 | N/<br>TERMII |              |
| Reset | 0      | 0              | 0   | 0             | 0      | 0            | 0            | 0  | 0         | 0            | 0        | 0            | 0            | 0            | 0            | 0            |

### Table 3-41. SYS\_RESET (PIN\_SEL\_4) Register

| 0x086 | 1:1618 | SYS_RE        | SET |               | PIN_SE      | L_4           |               |    | I/O Multi | plex Pin S    | Select 4 |              |    |              |              |              |
|-------|--------|---------------|-----|---------------|-------------|---------------|---------------|----|-----------|---------------|----------|--------------|----|--------------|--------------|--------------|
| Bit   | 31     | 30            | 29  | 28            | 27          | 26            | 25            | 24 | 23        | 22            | 21       | 20           | 19 | 18           | 17           | 16           |
| Name  | _      | IO3<br>NAL T2 |     | 102<br>NAL U3 | GP<br>TERMI | IO1<br>NAL T3 | GPI<br>TERMIN |    |           | /A<br>NAL N11 |          | /A<br>NAL N9 |    | /A<br>NAL T1 | N/<br>TERMII |              |
| Reset | 0      | 0             | 0   | 0             | 0           | 0             | 0             | 0  | 0         | 0             | 0        | 0            | 0  | 0            | 0            | 0            |
| Bit   | 15     | 14            | 13  | 12            | 11          | 10            | 9             | 8  | 7         | 6             | 5        | 4            | 3  | 2            | 1            | 0            |
| Name  |        | /A<br>NAL R1  |     | /A<br>NAL M10 |             | /A<br>NAL R2  | N/<br>TERMII  |    |           | /A<br>NAL P2  |          | /A<br>NAL P1 |    | /A<br>NAL N3 | N/<br>TERMII | /A<br>NAL N2 |
| Reset | 0      | 0             | 0   | 0             | 0           | 0             | 0             | 0  | 0         | 0             | 0        | 0            | 0  | 0            | 0            | 0            |

49

### Table 3-42. SYS\_RESET (PIN\_SEL\_5) Register

| 0x086 | 1:161C | SYS_RE         | SET |                | PIN_SEI      | L_5 |              |    | I/O Multi | iplex Pin S   | Select 5 |               |              |              |              |               |
|-------|--------|----------------|-----|----------------|--------------|-----|--------------|----|-----------|---------------|----------|---------------|--------------|--------------|--------------|---------------|
| Bit   | 31     | 30             | 29  | 28             | 27           | 26  | 25           | 24 | 23        | 22            | 21       | 20            | 19           | 18           | 17           | 16            |
| Name  |        | I/A<br>NAL W7  |     | I/A<br>NAL W3  | N/<br>TERMII |     | N/<br>TERMIN |    |           | /A<br>NAL T4  |          | /A<br>NAL V4  | N,<br>TERMII | /A<br>NAL U4 | N,<br>TERMII | /A<br>NAL R4  |
| Reset | 0      | 0              | 0   | 0              | 0            | 0   | 0            | 0  | 0         | 0             | 0        | 0             | 0            | 0            | 0            | 0             |
| Bit   | 15     | 14             | 13  | 12             | 11           | 10  | 9            | 8  | 7         | 6             | 5        | 4             | 3            | 2            | 1            | 0             |
| Name  |        | I/A<br>NAL AB1 |     | PIO7<br>NAL V1 | GP<br>TERMII |     | GPI<br>TERMI |    |           | 104<br>NAL U2 |          | /A<br>NAL N10 | N,<br>TERMII |              | N,<br>TERMIN | /A<br>IAL P10 |
| Reset | 0      | 0              | 0   | 0              | 0            | 0   | 0            | 0  | 0         | 0             | 0        | 0             | 0            | 0            | 0            | 0             |

#### Table 3-43. SYS\_RESET (PIN\_SEL\_6) Register

| 0x086 | 1:1620 | SYS_RE        | SET |               | PIN_SE | L_6           |              |               | I/O Multi | iplex Pin S  | Select 6 |              |              |               |              |               |
|-------|--------|---------------|-----|---------------|--------|---------------|--------------|---------------|-----------|--------------|----------|--------------|--------------|---------------|--------------|---------------|
| Bit   | 31     | 30            | 29  | 28            | 27     | 26            | 25           | 24            | 23        | 22           | 21       | 20           | 19           | 18            | 17           | 16            |
| Name  |        | /A<br>NAL Y6  |     | /A<br>NAL Y7  |        | /A<br>IAL AB5 | N/<br>TERMIN | 'A<br>IAL AA5 |           | /A<br>NAL Y5 |          | /A<br>NAL Y4 | N,<br>TERMIN | /A<br>IAL AA4 | N,<br>TERMIN | /A<br>IAL AA3 |
| Reset | 0      | 0             | 0   | 0             | 0      | 0             | 0            | 0             | 0         | 0            | 0        | 0            | 0            | 0             | 0            | 0             |
| Bit   | 15     | 14            | 13  | 12            | 11     | 10            | 9            | 8             | 7         | 6            | 5        | 4            | 3            | 2             | 1            | 0             |
| Name  |        | /A<br>NAL AB4 |     | /A<br>NAL AB3 |        | /A<br>NAL Y2  | N/<br>TERMIN |               |           | /A<br>NAL Y1 |          | /A<br>NAL W1 | N,<br>TERMIN | /A<br>NAL W4  | N,<br>TERMIN |               |
| Reset | 0      | 0             | 0   | 0             | 0      | 0             | 0            | 0             | 0         | 0            | 0        | 0            | 0            | 0             | 0            | 0             |

#### Table 3-44. SYS\_RESET (PIN\_SEL\_7) Register

|       |        |                  |     |                  |        |                 |              | •            |           |                 |          |                  |                |    |                |               |
|-------|--------|------------------|-----|------------------|--------|-----------------|--------------|--------------|-----------|-----------------|----------|------------------|----------------|----|----------------|---------------|
| 0x086 | 1:1624 | SYS_RE           | SET |                  | PIN_SE | L_7             |              |              | I/O Multi | iplex Pin S     | Select 7 |                  |                |    |                |               |
| Bit   | 31     | 30               | 29  | 28               | 27     | 26              | 25           | 24           | 23        | 22              | 21       | 20               | 19             | 18 | 17             | 16            |
| Name  |        | PAD07<br>INAL Y9 |     | PAD06<br>NAL AA9 |        | AD05<br>IAL AB9 | N,<br>TERMIN | /A<br>NAL W9 |           | PAD04<br>NAL Y8 |          | PAD03<br>NAL AA8 | KEYP<br>TERMIN |    | KEYP<br>TERMIN |               |
| Reset | 0      | 0                | 0   | 0                | 0      | 0               | 0            | 0            | 0         | 0               | 0        | 0                | 0              | 0  | 0              | 0             |
| Bit   | 15     | 14               | 13  | 12               | 11     | 10              | 9            | 8            | 7         | 6               | 5        | 4                | 3              | 2  | 1              | 0             |
| Name  |        | PAD00<br>NAL AB7 |     | /A<br>NAL AB6    |        | /A<br>IAL AA6   | N,<br>TERMII | /A<br>NAL Y3 |           | /A<br>NAL W6    |          | /A<br>NAL W8     | N/<br>TERMIN   |    | N,<br>TERMIN   | /A<br>IAL AA2 |
| Reset | 0      | 0                | 0   | 0                | 0      | 0               | 0            | 0            | 0         | 0               | 0        | 0                | 0              | 0  | 0              | 0             |

### Table 3-45. SYS\_RESET (PIN\_SEL\_8) Register

| 0x086 | 1:1628 | SYS_RE                  | SET |                | PIN_SE | L_8                     |              |    | I/O Multi | iplex Pin S   | Select 8 |                       |      |                       |                    |       |
|-------|--------|-------------------------|-----|----------------|--------|-------------------------|--------------|----|-----------|---------------|----------|-----------------------|------|-----------------------|--------------------|-------|
| Bit   | 31     | 30                      | 29  | 28             | 27     | 26                      | 25           | 24 | 23        | 22            | 21       | 20                    | 19   | 18                    | 17                 | 16    |
| Name  | _ F    | XEL_ST<br>RB<br>NAL Y12 |     | I/A<br>NAL W13 | TERN   | IAS_E0<br>/IINAL<br>\12 | N/<br>TERMIN |    |           | /A<br>NAL M12 | TERM     | PAD15<br>MINAL<br>B12 |      | PAD14<br>NAL Y11      | KEYP<br>TERMIN     | -     |
| Reset | 0      | 0                       | 0   | 0              | 0      | 0                       | 0            | 0  | 0         | 0             | 0        | 0                     | 0    | 0                     | 0                  | 0     |
| Bit   | 15     | 14                      | 13  | 12             | 11     | 10                      | 9            | 8  | 7         | 6             | 5        | 4                     | 3    | 2                     | 1                  | 0     |
| Name  | TERM   | PAD12<br>MINAL<br>A11   |     | I/A<br>NAL P11 | TERM   | PAD11<br>MINAL<br>B11   | N/<br>TERMIN |    |           | /A<br>NAL L12 |          | PAD10<br>NAL Y10      | TERM | PAD09<br>MINAL<br>110 | KEYP<br>TERM<br>AB | IINAL |
| Reset | 0      | 0                       | 0   | 0              | 0      | 0                       | 0            | 0  | 0         | 0             | 0        | 0                     | 0    | 0                     | 0                  | 0     |

### Table 3-46. SYS\_RESET (PIN\_SEL\_9) Register

| 0x0861 | 1:162C | SYS_RE          | SET |                 | PIN_SEL        | _9 |                |    | I/O Multip | lex Pin Sel   | ect 9          |                   |                  |                  |               |               |
|--------|--------|-----------------|-----|-----------------|----------------|----|----------------|----|------------|---------------|----------------|-------------------|------------------|------------------|---------------|---------------|
| Bit    | 31     | 30              | 29  | 28              | 27             | 26 | 25             | 24 | 23         | 22            | 21             | 20                | 19               | 18               | 17            | 16            |
| Name   |        | _D09<br>NAL Y16 |     | _D08<br>AL AA16 | LCD_<br>TERMIN |    | LCD_<br>TERMIN |    |            | /A<br>NAL N12 | LCD_<br>TERMIN | _D05<br>AL AA15   | LCD_<br>TERMIN   | D04<br>AL AB15   | N,<br>TERMIN  | /A<br>IAL W14 |
| Reset  | 0      | 0               | 0   | 0               | 0              | 0  | 0              | 0  | 0          | 0             | 0              | 0                 | 0                | 0                | 0             | 0             |
| Bit    | 15     | 14              | 13  | 12              | 11             | 10 | 9              | 8  | 7          | 6             | 5              | 4                 | 3                | 2                | 1             | 0             |
| Name   |        | _D03<br>NAL Y14 |     | _D02<br>AL AA14 | LCD_<br>TERMIN |    | LCD_<br>TERMIN | -  |            | /A<br>NAL M13 |                | SYNC_A<br>AL AA13 | LCD_HS<br>TERMIN | YNC_W<br>IAL W12 | LCD<br>TERMIN | E1<br>AL AB13 |
| Reset  | 0      | 0               | 0   | 0               | 0              | 0  | 0              | 0  | 0          | 0             | 0              | 0                 | 0                | 0                | 0             | 0             |

### Table 3-47. SYS\_RESET (PIN\_SEL\_10) Register

| 0x086 | 1:1630 | SYS_RES          | SET |                  | PIN_SEL        | _10 |                |    | I/O Multip | lex Pin Sel   | ect 10          |               |                |                |                 |                 |
|-------|--------|------------------|-----|------------------|----------------|-----|----------------|----|------------|---------------|-----------------|---------------|----------------|----------------|-----------------|-----------------|
| Bit   | 31     | 30               | 29  | 28               | 27             | 26  | 25             | 24 | 23         | 22            | 21              | 20            | 19             | 18             | 17              | 16              |
| Name  | _      | 00MB<br>IAL AB21 |     | UPLEX<br>AL AA20 | N/<br>TERMIN   |     | N/<br>TERMIN   |    |            | /A<br>NAL K13 | P0_AC<br>TERMIN |               | P0_L<br>TERMIN | JNK<br>AL AA19 | P0_10<br>TERMIN |                 |
| Reset | 0      | 0                | 0   | 0                | 0              | 0   | 0              | 0  | 0          | 0             | 0               | 0             | 0              | 0              | 0               | 0               |
| Bit   | 15     | 14               | 13  | 12               | 11             | 10  | 9              | 8  | 7          | 6             | 5               | 4             | 3              | 2              | 1               | 0               |
| Name  |        | _D15<br>IAL AA18 |     | _D14<br>AL AB18  | LCD_<br>TERMIN |     | LCD_<br>TERMIN |    |            | /A<br>NAL N13 | N,<br>TERMIN    | /A<br>IAL W15 | LCD_<br>TERMIN |                |                 | _D10<br>AL AB17 |
| Reset | 0      | 0                | 0   | 0                | 0              | 0   | 0              | 0  | 0          | 0             | 0               | 0             | 0              | 0              | 0               | 0               |

### Table 3-48. SYS\_RESET (PIN\_SEL\_11) Register

| 0x086 | 1:1634                            | SYS_RES        | SET |               | PIN_SEL       | _11           |              |    | I/O Multip    | lex Pin Sel   | ect 11           |                 |              |                |              |    |
|-------|-----------------------------------|----------------|-----|---------------|---------------|---------------|--------------|----|---------------|---------------|------------------|-----------------|--------------|----------------|--------------|----|
| Bit   | 31                                | 30             | 29  | 28            | 27            | 26            | 25           | 24 | 23            | 22            | 21               | 20              | 19           | 18             | 17           | 16 |
| Name  |                                   | I/A<br>NAL W21 |     | /A<br>NAL U21 | N,<br>TERMIN  | /A<br>IAL V19 | N/<br>TERMIN |    |               | /A<br>IAL Y19 | N<br>TERMIN      | /A<br>IAL U20   | N,<br>TERMIN | /A<br>IAL V20  | N/<br>TERMIN |    |
| Reset | 0                                 | 0              | 0   | 0             | 0             | 0             | 0            | 0  | 0             | 0             | 0                | 0               | 0            | 0              | 0            | 0  |
| Bit   | 15                                | 14             | 13  | 12            | 11            | 10            | 9            | 8  | 7             | 6             | 5                | 4               | 3            | 2              | 1            | 0  |
| Name  | N/A N/A TERMINAL W18 TERMINAL Y18 |                |     | N,<br>TERMIN  | /A<br>IAL W20 | N/<br>TERMIN  |              |    | /A<br>NAL Y22 |               | UPLEX<br>AL AA22 | P1_AC<br>TERMIN |              | P1_I<br>TERMIN |              |    |
| Reset | 0                                 | 0              | 0   | 0             | 0             | 0             | 0            | 0  | 0             | 0             | 0                | 0               | 0            | 0              | 0            | 0  |

#### Table 3-49. SYS\_RESET (PIN\_SEL\_12) Register

| 0x086 | 1:1638 | SYS_RES        | SET |               | PIN_SEL      | _12           |              |               | I/O Multip | lex Pin Sel   | ect 12      |               |             |               |             |               |
|-------|--------|----------------|-----|---------------|--------------|---------------|--------------|---------------|------------|---------------|-------------|---------------|-------------|---------------|-------------|---------------|
| Bit   | 31     | 30             | 29  | 28            | 27           | 26            | 25           | 24            | 23         | 22            | 21          | 20            | 19          | 18            | 17          | 16            |
| Name  |        | I/A<br>NAL N14 |     | /A<br>NAL P20 | N,<br>TERMIN | /A<br>NAL R20 | N,<br>TERMIN |               |            | /A<br>NAL U19 | N<br>TERMIN | /A<br>NAL P19 | N<br>TERMIN | /A<br>IAL R19 | N<br>TERMIN | /A<br>NAL T19 |
| Reset | 0      | 0              | 0   | 0             | 0            | 0             | 0            | 0             | 0          | 0             | 0           | 0             | 0           | 0             | 0           | 0             |
| Bit   | 15     | 14             | 13  | 12            | 11           | 10            | 9            | 8             | 7          | 6             | 5           | 4             | 3           | 2             | 1           | 0             |
| Name  |        | I/A<br>NAL U22 |     | /A<br>NAL R21 | N,<br>TERMIN | /A<br>NAL R22 | N/<br>TERMIN | /A<br>IAL T22 |            | /A<br>NAL T21 | N<br>TERMIN |               | N<br>TERMIN | /A<br>NAL V22 | N<br>TERMIN | /A<br>IAL W22 |
| Reset | 0      | 0              | 0   | 0             | 0            | 0             | 0            | 0             | 0          | 0             | 0           | 0             | 0           | 0             | 0           | 0             |

51

### Table 3-50. SYS\_RESET (PIN\_SEL\_13) Register

| 0x086 | 1:163C | SYS_RES            | SET |                    | PIN_SEL      | _13                |                  |               | I/O Multip | olex Pin Sel   | ect 13      |               |             |                  |             |               |
|-------|--------|--------------------|-----|--------------------|--------------|--------------------|------------------|---------------|------------|----------------|-------------|---------------|-------------|------------------|-------------|---------------|
| Bit   | 31     | 30                 | 29  | 28                 | 27           | 26                 | 25               | 24            | 23         | 22             | 21          | 20            | 19          | 18               | 17          | 16            |
| Name  | _      | RINGIN4<br>NAL L22 |     | RINGIN3<br>NAL L21 |              | RINGIN2<br>IAL M22 | TELE_F<br>TERMIN |               |            | I/A<br>NAL P14 |             | /A<br>NAL N19 | _           | CLK_I<br>NAL L19 |             | DO<br>IAL M20 |
| Reset | 0      | 0                  | 0   | 0                  | 0            | 0                  | 0                | 0             | 0          | 0              | 0           | 0             | 0           | 0                | 0           | 0             |
| Bit   | 15     | 14                 | 13  | 12                 | 11           | 10                 | 9                | 8             | 7          | 6              | 5           | 4             | 3           | 2                | 1           | 0             |
| Name  |        | LE_DI<br>NAL N20   |     | DCLK<br>NAL M19    | N,<br>TERMIN | /A<br>IAL M14      | N,<br>TERMIN     | /A<br>IAL N22 |            | I/A<br>NAL N21 | N<br>TERMIN | /A<br>NAL P22 | N<br>TERMIN | /A<br>NAL L13    | N<br>TERMIN | /A<br>NAL P21 |
| Reset | 0      | 0                  | 0   | 0                  | 0            | 0                  | 0                | 0             | 0          | 0              | 0           | 0             | 0           | 0                | 0           | 0             |

### Table 3-51. SYS\_RESET (PIN\_SEL\_14) Register

| 0x086 | 1:1640 | SYS_RES          | SET |                  | PIN_SEL      | _14           |                |    | I/O Multip  | lex Pin Sel   | ect 14      |               |                |                 |              |               |
|-------|--------|------------------|-----|------------------|--------------|---------------|----------------|----|-------------|---------------|-------------|---------------|----------------|-----------------|--------------|---------------|
| Bit   | 31     | 30               | 29  | 28               | 27           | 26            | 25             | 24 | 23          | 22            | 21          | 20            | 19             | 18              | 17           | 16            |
| Name  |        | I/A<br>NAL G21   |     | /A<br>NAL G22    | N/<br>TERMIN |               | N/<br>TERMIN   |    | N<br>TERMIN | /A<br>NAL H21 | N<br>TERMIN | /A<br>NAL H22 |                | /A<br>NAL J20   | N/<br>TERMIN |               |
| Reset | 0      | 0                | 0   | 0                | 0            | 0             | 0              | 0  | 0           | 0             | 0           | 0             | 0              | 0               | 0            | 0             |
| Bit   | 15     | 14               | 13  | 12               | 11           | 10            | 9              | 8  | 7           | 6             | 5           | 4             | 3              | 2               | 1            | 0             |
| Name  |        | CLK_O<br>NAL J22 |     | RESET<br>NAL K22 | N,<br>TERMIN | /A<br>NAL J14 | TELE<br>TERMIN |    |             | CS<br>NAL K20 | N<br>TERMIN | /A<br>NAL L14 | TELE<br>TERMIN | E_FS<br>NAL L20 | N/<br>TERMIN | /A<br>IAL K19 |
| Reset | 0      | 0                | 0   | 0                | 0            | 0             | 0              | 0  | 0           | 0             | 0           | 0             | 0              | 0               | 0            | 0             |

### Table 3-52. SYS\_RESET (PIN\_SEL\_15) Register

| 0x086 | 1:1644 | SYS_RES        | SET |                | PIN_SEL      | _15 |              |    | I/O Multip | lex Pin Sel   | ect 15       |               |              |    |              |               |
|-------|--------|----------------|-----|----------------|--------------|-----|--------------|----|------------|---------------|--------------|---------------|--------------|----|--------------|---------------|
| Bit   | 31     | 30             | 29  | 28             | 27           | 26  | 25           | 24 | 23         | 22            | 21           | 20            | 19           | 18 | 17           | 16            |
| Name  |        | N/A<br>NAL D20 |     | I/A<br>NAL D21 | N,<br>TERMIN |     | N/<br>TERMIN |    |            | /A<br>NAL E19 | N,<br>TERMIN | 'A<br>IAL E20 | N/<br>TERMIN |    | N/<br>TERMIN |               |
| Reset | 0      | 0              | 0   | 0              | 0            | 0   | 0            | 0  | 0          | 0             | 0            | 0             | 0            | 0  | 0            | 0             |
| Bit   | 15     | 14             | 13  | 12             | 11           | 10  | 9            | 8  | 7          | 6             | 5            | 4             | 3            | 2  | 1            | 0             |
| Name  |        | N/A<br>NAL E22 |     | I/A<br>NAL H19 | N,<br>TERMIN |     | N/<br>TERMIN |    |            | /A<br>NAL F21 | N,<br>TERMIN | 'A<br>IAL F22 | N/<br>TERMIN |    | N/<br>TERMIN | /A<br>IAL D19 |
| Reset | 0      | 0              | 0   | 0              | 0            | 0   | 0            | 0  | 0          | 0             | 0            | 0             | 0            | 0  | 0            | 0             |

#### Table 3-53. SYS\_RESET (PIN\_SEL\_16) Register

|       |                                                                     |                |     |               |               |              | _            | •            |            |               |               |               |              |    |    |               |
|-------|---------------------------------------------------------------------|----------------|-----|---------------|---------------|--------------|--------------|--------------|------------|---------------|---------------|---------------|--------------|----|----|---------------|
| 0x086 | 1:1648                                                              | SYS_RES        | SET |               | PIN_SEL       | _16          |              |              | I/O Multip | lex Pin Sel   | ect 16        |               |              |    |    |               |
| Bit   | 31                                                                  | 30             | 29  | 28            | 27            | 26           | 25           | 24           | 23         | 22            | 21            | 20            | 19           | 18 | 17 | 16            |
| Name  |                                                                     | N/A<br>NAL B22 |     | /A<br>NAL B18 | N/<br>TERMIN  |              | N/<br>TERMIN |              |            | /A<br>NAL D18 | N,<br>TERMIN  | /A<br>NAL D16 | N,<br>TERMIN |    |    | /A<br>NAL A19 |
| Reset | 0                                                                   | 0              | 0   | 0             | 0             | 0            | 0            | 0            | 0          | 0             | 0             | 0             | 0            | 0  | 0  | 0             |
| Bit   | 15                                                                  | 14             | 13  | 12            | 11            | 10           | 9            | 8            | 7          | 6             | 5             | 4             | 3            | 2  | 1  | 0             |
| Name  | N/A N/A N/A N/A TERMINAL B19 TERMINAL B21 TERMINAL A20 TERMINAL B20 |                |     |               | /A<br>NAL C19 | N,<br>TERMIN |              | N,<br>TERMIN |            |               | /A<br>NAL G19 |               |              |    |    |               |
| Reset | 0                                                                   | 0              | 0   | 0             | 0             | 0            | 0            | 0            | 0          | 0             | 0             | 0             | 0            | 0  | 0  | 0             |

### Table 3-54. SYS\_RESET (PIN\_SEL\_17) Register

| 0x086 | 1:164C | SYS_RES        | SET |               | PIN_SEL     | _17           |              |               | I/O Multip | lex Pin Sel   | ect 17      |               |              |    |    |               |
|-------|--------|----------------|-----|---------------|-------------|---------------|--------------|---------------|------------|---------------|-------------|---------------|--------------|----|----|---------------|
| Bit   | 31     | 30             | 29  | 28            | 27          | 26            | 25           | 24            | 23         | 22            | 21          | 20            | 19           | 18 | 17 | 16            |
| Name  |        | I/A<br>NAL A14 |     | /A<br>NAL D14 | N<br>TERMIN | /A<br>NAL A22 | N,<br>TERMIN | /A<br>IAL C14 |            | /A<br>NAL B15 | N<br>TERMIN | /A<br>NAL A15 | N,<br>TERMIN |    |    | /A<br>NAL B16 |
| Reset | 0      | 0              | 0   | 0             | 0           | 0             | 0            | 0             | 0          | 0             | 0           | 0             | 0            | 0  | 0  | 0             |
| Bit   | 15     | 14             | 13  | 12            | 11          | 10            | 9            | 8             | 7          | 6             | 5           | 4             | 3            | 2  | 1  | 0             |
| Name  |        | I/A<br>NAL A16 |     | /A<br>NAL A21 |             | /A<br>NAL C16 | N,<br>TERMIN | /A<br>IAL D15 |            | /A<br>NAL B17 | N<br>TERMIN | /A<br>NAL A17 | N,<br>TERMIN |    |    | /A<br>NAL D17 |
| Reset | 0      | 0              | 0   | 0             | 0           | 0             | 0            | 0             | 0          | 0             | 0           | 0             | 0            | 0  | 0  | 0             |

### Table 3-55. SYS\_RESET (PIN\_SEL\_18) Register

| 0x086 | 1:1650 | SYS_RE                               | SET |               | PIN_SEL      | _18           |              |               | I/O Multip | lex Pin Sel   | ect 18      |               |             |               |              |               |
|-------|--------|--------------------------------------|-----|---------------|--------------|---------------|--------------|---------------|------------|---------------|-------------|---------------|-------------|---------------|--------------|---------------|
| Bit   | 31     | 30                                   | 29  | 28            | 27           | 26            | 25           | 24            | 23         | 22            | 21          | 20            | 19          | 18            | 17           | 16            |
| Name  |        | I/A<br>NAL B11                       |     | /A<br>NAL A11 | N,<br>TERMIN | /A<br>IAL C11 | N,<br>TERMIN |               |            | /A<br>NAL D11 | N<br>TERMIN | /A<br>NAL J12 | N<br>TERMIN | /A<br>NAL B12 | N,<br>TERMIN |               |
| Reset | 0      | 0                                    | 0   | 0             | 0            | 0             | 0            | 0             | 0          | 0             | 0           | 0             | 0           | 0             | 0            | 0             |
| Bit   | 15     | 14                                   | 13  | 12            | 11           | 10            | 9            | 8             | 7          | 6             | 5           | 4             | 3           | 2             | 1            | 0             |
| Name  |        | N/A N/A<br>TERMINAL A12 TERMINAL C12 |     |               |              | /A<br>IAL K12 |              | /A<br>NAL D12 |            | /A<br>NAL B13 | N<br>TERMIN | /A<br>NAL A13 | N<br>TERMIN | /A<br>IAL C13 | N,<br>TERMIN | /A<br>IAL B14 |
| Reset | 0      | 0                                    | 0   | 0             | 0            | 0             | 0            | 0             | 0          | 0             | 0           | 0             | 0           | 0             | 0            | 0             |

### Table 3-56. SYS\_RESET (PIN\_SEL\_19) Register

| 0x086 | 1:1654 | SYS_RES        | SET |              | PIN_SEL      | _19           |               |    | I/O Multip | lex Pin Sel   | ect 19       |               |              |    |              |    |
|-------|--------|----------------|-----|--------------|--------------|---------------|---------------|----|------------|---------------|--------------|---------------|--------------|----|--------------|----|
| Bit   | 31     | 30             | 29  | 28           | 27           | 26            | 25            | 24 | 23         | 22            | 21           | 20            | 19           | 18 | 17           | 16 |
| Name  |        | I/A<br>INAL B7 |     | /A<br>NAL C7 | N/<br>TERMII | /A<br>NAL A8  | N/.<br>TERMIN |    |            | /A<br>NAL B8  | N,<br>TERMI  | /A<br>NAL J9  | N/<br>TERMIN |    | N/<br>TERMI  |    |
| Reset | 0      | 0              | 0   | 0            | 0            | 0             | 0             | 0  | 0          | 0             | 0            | 0             | 0            | 0  | 0            | 0  |
| Bit   | 15     | 14             | 13  | 12           | 11           | 10            | 9             | 8  | 7          | 6             | 5            | 4             | 3            | 2  | 1            | 0  |
| Name  |        | N/A<br>INAL B9 |     | /A<br>NAL C9 | N/<br>TERMIN | /A<br>NAL C10 | N/.<br>TERMIN |    |            | /A<br>NAL K10 | N,<br>TERMIN | /A<br>NAL D10 | N/<br>TERMIN |    | N/<br>TERMIN |    |
| Reset | 0      | 0              | 0   | 0            | 0            | 0             | 0             | 0  | 0          | 0             | 0            | 0             | 0            | 0  | 0            | 0  |

#### Table 3-57. SYS\_RESET (PIN\_SEL\_20) Register

|       |        |                |     |              |              |              | _           | •            |            |              |              |              |              |              |              |    |
|-------|--------|----------------|-----|--------------|--------------|--------------|-------------|--------------|------------|--------------|--------------|--------------|--------------|--------------|--------------|----|
| 0x086 | 1:1658 | SYS_RES        | SET |              | PIN_SEL      | _20          |             |              | I/O Multip | lex Pin Sel  | ect 20       |              |              |              |              |    |
| Bit   | 31     | 30             | 29  | 28           | 27           | 26           | 25          | 24           | 23         | 22           | 21           | 20           | 19           | 18           | 17           | 16 |
| Name  |        | I/A<br>INAL B2 |     | /A<br>NAL C4 | N,<br>TERMII | /A<br>NAL B4 | N,<br>TERMI | /A<br>NAL B5 |            | /A<br>NAL C5 | N,<br>TERMII | /A<br>NAL A4 | N,<br>TERMII | /A<br>NAL A5 | N,<br>TERMII |    |
| Reset | 0      | 0              | 0   | 0            | 0            | 0            | 0           | 0            | 0          | 0            | 0            | 0            | 0            | 0            | 0            | 0  |
| Bit   | 15     | 14             | 13  | 12           | 11           | 10           | 9           | 8            | 7          | 6            | 5            | 4            | 3            | 2            | 1            | 0  |
| Name  |        | I/A<br>INAL A6 |     | /A<br>NAL D8 | N,<br>TERMII | /A<br>NAL C6 | N,<br>TERMI | /A<br>NAL B6 |            | /A<br>NAL D5 | N,<br>TERMII | /A<br>NAL D6 | N,<br>TERMII | /A<br>NAL D4 | N,<br>TERMI  |    |
| Reset | 0      | 0              | 0   | 0            | 0            | 0            | 0           | 0            | 0          | 0            | 0            | 0            | 0            | 0            | 0            | 0  |

## Table 3-58. SYS\_RESET (PIN\_SEL\_21) Register

| 0x086 | 1:165C | SYS_RES | ET |    | PIN_SEL | _21 |    |    | I/O Multip | lex Pin Sel   | ect 21     |              |    |               |             |    |
|-------|--------|---------|----|----|---------|-----|----|----|------------|---------------|------------|--------------|----|---------------|-------------|----|
| Bit   | 31     | 30      | 29 | 28 | 27      | 26  | 25 | 24 | 23         | 22            | 21         | 20           | 19 | 18            | 17          | 16 |
| Name  |        |         |    |    |         |     |    |    |            |               |            |              |    |               |             |    |
| Reset | 0      | 0       | 0  | 0  | 0       | 0   | 0  | 0  | 0          | 0             | 0          | 0            | 0  | 0             | 0           | 0  |
| Bit   | 15     | 14      | 13 | 12 | 11      | 10  | 9  | 8  | 7          | 6             | 5          | 4            | 3  | 2             | 1           | 0  |
| Name  |        |         |    |    |         |     |    |    |            | est<br>NAL B3 | N<br>TERMI | /A<br>NAL A3 |    | /A<br>NAL J10 | N,<br>TERMI |    |
| Reset | 0      | 0       | 0  | 0  | 0       | 0   | 0  | 0  | 0          | 0             | 0          | 0            | 0  | 0             | 0           | 0  |

### Table 3-59. SYS\_RESET (PIN\_SEL\_1 to PIN\_SEL\_21) Register Bits

| BIT  | NAME                        | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|------|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:8 | PIN_SEL_21 only<br>Reserved | Always returns zero when read                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|      | PIN_SEL_21 to<br>PIN_SEL_1, | I/O multiplex pin select. Of the 324 TNETV1060 terminals, 71 provide multiple I/O terminal functional modes. All of the I/Os featuring multiple functional modes are shown in Table 3–2. This SYS_RESET (PIN_SEL_X) register set provides a 2-bit field for every I/O terminal, even though only 71 are useful.  11 = 3rd (tertiary) = Selects the tertiary multiplex feature 10 = 2nd (secondary) = Selects the secondary multiplex feature 01 = 1st (primary) = Selects the primary multiplex feature 00 = 3-state = POR mode: I/Os with multiple functional modes must be programmed to be useful. |
|      | terminal number             | I/Os with multiple functional modes are identified in the registers listed in Tables 3–38 to 3–58 with their primary (1st) mode name.                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|      |                             | N/A = Indicates terminal locations that do not have a multiplexed I/O feature. The 2-bit selection contents can be written to any binary state, but the I/O always remains at the primary 1st selection function.                                                                                                                                                                                                                                                                                                                                                                                     |
|      |                             | Test-mode multiplex I/O features are selected through activation of the TEST terminal and override any other multiplex selection.                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |

### 3.6 Pullup/Pulldown Configuration

The TNETV1060 provides the ability to power off any internal I/O terminal pullup or pulldown (see Table 3–2). This power-down feature is provided through the registers shown in Table 3–60.

Table 3-60. SYS\_CLK (PULL\_POWER) Register Set

| ADDRESS     | BLOCK   | NAME         | DESCRIPTION                  |
|-------------|---------|--------------|------------------------------|
| 0x0861:0A08 | SYS_CLK | PULL_POWER_1 | Pullup/pulldown power down 1 |
| 0x0861:0A10 | SYS_CLK | PULL_POWER_2 | Pullup/pulldown power down 2 |
| 0x0861:0A14 | SYS_CLK | PULL_POWER_3 | Pullup/pulldown power down 3 |

### 3.6.1 SYS\_CLK (PULL\_POWER)

Tables 3–61 through 3–63 are detailed maps coving the memory range 0x0861:0A08 to 0x0861:0A14, with bit descriptions in Table 3–64.

Table 3-61. SYS\_CLK (PULL\_POWER\_1) Register

| 0x0861:0A08 SYS_CLK |             |             | PULL_POWER_1 |             |             |             | Pullup/pulldown power down 1 |                      |                      |                     |                       |                       |                   |                   |                   |                   |
|---------------------|-------------|-------------|--------------|-------------|-------------|-------------|------------------------------|----------------------|----------------------|---------------------|-----------------------|-----------------------|-------------------|-------------------|-------------------|-------------------|
| Bit                 | 31          | 30          | 29           | 28          | 27          | 26          | 25                           | 24                   | 23                   | 22                  | 21                    | 20                    | 19                | 18                | 17                | 16                |
| Name                | GPIO6<br>U1 | GPIO5<br>V2 | GPIO4<br>U2  | GPIO3<br>T2 | GPIO2<br>U3 | GPIO1<br>T3 | GPIO0<br>R3                  | McBSP<br>FS_TX<br>P3 | McBSP<br>FS_RX<br>P2 | McBSP<br>D_RX<br>N3 | McBSP<br>CLK_TX<br>N2 | McBSP<br>CLK_RX<br>M3 | VLYNQ<br>3<br>CLK | VLYNQ<br>5<br>CLK | JTAG<br>TMS<br>J1 | JTAG<br>TDI<br>H1 |
| Reset               | 0           | 0           | n            | 0           | 0           | 0           | 0                            | 0                    | 0                    | 0                   | 0                     | 0                     | L3<br>0           | K3                | 0                 | 0                 |
|                     | 15          | 14          | 10           | 10          |             |             |                              | 8                    | - 7                  | 6                   | 5                     | 4                     | 3                 | 0                 | - 1               |                   |
| Bit                 | 15          | 14          | 13           | 12          | 11          | 10          | 9                            |                      | - 1                  |                     |                       | 4                     |                   | 2                 | <u>'</u>          | 0                 |
| Name                | JTAG        | JTAG        | JTAG         | JTAG        | EJTAG       | EJTAG       | EJTAG                        | EJTAG                | EJTAG                | EJTAG               | EJTAG                 | SSP3                  | SSP2              | SSP1              | SSP0              | TEST              |
|                     | TCK<br>J3   | TRST<br>H2  | EMU1<br>G1   | EMU0<br>H3  | TMS<br>G2   | TDI<br>G3   | TCK<br>F2                    | TRST1<br>E1          | TRST0<br>F3          | SYSRS<br>T          | DINT<br>E3            | E4                    | D2                | D1                | D3                | F4                |
|                     |             |             |              |             |             |             |                              |                      |                      | E2                  |                       |                       |                   |                   |                   |                   |
| Reset               | 0           | 0           | 0            | 0           | 0           | 0           | 0                            | 0                    | 0                    | 0                   | 0                     | 0                     | 0                 | 0                 | 0                 | 0                 |

Table 3-62. SYS\_CLK (PULL\_POWER\_2) Register

| 0x086 | 1:0A10                     | SYS_CL              | K                    |                           | PULL_P                     | OWER_2               |                      |                    | Pullup/p            | ulldown po          | wer down                  | 2                   |                     |                             |                           |                      |
|-------|----------------------------|---------------------|----------------------|---------------------------|----------------------------|----------------------|----------------------|--------------------|---------------------|---------------------|---------------------------|---------------------|---------------------|-----------------------------|---------------------------|----------------------|
| Bit   | 31                         | 30                  | 29                   | 28                        | 27                         | 26                   | 25                   | 24                 | 23                  | 22                  | 21                        | 20                  | 19                  | 18                          | 17                        | 16                   |
| Name  | P1<br>AC<br>TIVITY<br>AB22 | P1<br>LINK<br>AA21  | P1<br>100MB<br>AB21  | P0<br>F<br>DUPLEX<br>AA20 | PO<br>AC<br>TIVITY<br>AB20 | PO<br>LINK<br>AA19   | P0<br>100MB<br>AB19  | MULTI<br>3         | MULTI<br>2          | MULTI<br>1          | LCD<br>VSYNC<br>A<br>AA13 | HSYNC<br>W<br>W12   | LCD<br>E1<br>AB13   | LCD<br>PIXEL<br>STRB<br>Y12 | LCD<br>BIAS<br>E0<br>AA12 | KEYPAD<br>15<br>AB12 |
| Reset | 0                          | 0                   | 0                    | 0                         | 0                          | 0                    | 0                    | 0                  | 0                   | 0                   | 0                         | 0                   | 0                   | 0                           | 0                         | 0                    |
| Bit   | 15                         | 14                  | 13                   | 12                        | 11                         | 10                   | 9                    | 8                  | 7                   | 6                   | 5                         | 4                   | 3                   | 2                           | 1                         | 0                    |
| Name  | KEYPAD<br>14<br>Y11        | KEYPAD<br>13<br>W11 | KEYPAD<br>12<br>AA11 | KEYPAD<br>11<br>AB11      | KEYPAD<br>10<br>Y10        | KEYPAD<br>09<br>AA10 | KEYPAD<br>08<br>AB10 | KEYPAD<br>07<br>Y9 | KEYPAD<br>06<br>AA9 | KEYPAD<br>05<br>AB9 | KEYPAD<br>04<br>Y8        | KEYPAD<br>03<br>AA8 | KEYPAD<br>02<br>AB8 | KEYPAD<br>01<br>AA7         | KEYPAD<br>00<br>AB7       | GPIO7<br>V1          |
| Reset | 0                          | 0                   | 0                    | 0                         | 0                          | 0                    | 0                    | 0                  | 0                   | 0                   | 0                         | 0                   | 0                   | 0                           | 0                         | 0                    |

Table 3-63. SYS\_CLK (PULL\_POWER\_3) Register

| 0x086 | 1:0A14     | SYS CL               | .K                   |                    | PULL P            | OWER 3            |                        |                        | Pullup/pi              | ulldown po             | wer down             | 13                |                   |                     |                     |                           |
|-------|------------|----------------------|----------------------|--------------------|-------------------|-------------------|------------------------|------------------------|------------------------|------------------------|----------------------|-------------------|-------------------|---------------------|---------------------|---------------------------|
| Bit   | 31         | 30                   | 29                   | 28                 | 27                | 26                | 25                     | 24                     | 23                     | 22                     | 21                   | 20                | 19                | 18                  | 17                  | 16                        |
| Name  |            |                      | NOTI                 | HING               |                   |                   | MULTI<br>10            | MULTI<br>9             | MULTI<br>8             | UART<br>CTS<br>B3      | UART<br>RX<br>B4     | EM<br>HIZ<br>C6   | EM<br>WAIT<br>B6  | MULTI<br>7          | MULTI<br>6          | MULTI<br>5                |
| Reset | 0          | 0                    | 0                    | 0                  | 0                 | 0                 | 0                      | 0                      | 0                      | 0                      | 0                    | 0                 | 0                 | 0                   | 0                   | 0                         |
| Bit   | 15         | 14                   | 13                   | 12                 | 11                | 10                | 9                      | 8                      | 7                      | 6                      | 5                    | 4                 | 3                 | 2                   | 1                   | 0                         |
| Name  | MULTI<br>4 | TELE<br>CLK_O<br>J22 | TELE<br>RESET<br>K22 | TELE<br>INT<br>K21 | TELE<br>CS<br>K20 | TELE<br>FS<br>L20 | TELE<br>RINGIN4<br>L22 | TELE<br>RINGIN3<br>L21 | TELE<br>RINGIN2<br>M22 | TELE<br>RINGIN1<br>M21 | TELE<br>CLK_I<br>L19 | TELE<br>DO<br>M20 | TELE<br>DI<br>N20 | TELE<br>DCLK<br>M19 | ALT<br>CLK_I<br>P21 | P1<br>F<br>DUPLEX<br>AA22 |
| Reset | 0          | 0                    | 0                    | 0                  | 0                 | 0                 | 0                      | 0                      | 0                      | 0                      | 0                    | 0                 | 0                 | 0                   | 0                   | 0                         |

## Table 3-64. SYS\_CLK (PULL\_POWER\_3) Register Bits

| BIT   | NAME                                                    | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-------|---------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:26 | PULL_POWER_3,<br>Nothing                                | May be written to any value, but values do nothing.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|       | PULL_POWER_3 to<br>PULL_POWER_1,<br>terminal number     | Disable pullup/pulldown for the defined terminal  1 = Power off the pullup/pulldown  0 = Power on the pullup/pulldown  The primary (1st) mode name is provided for all individual I/O locations. Multiple number locations are defined below.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|       | PULL_POWER_3<br>and<br>PULL_POWER_2,<br>multiple number | Disable pullup/pulldown for multiple terminals  MULTI_10 = EM_A[23:16]: with terminals = D22, D21, D20, C22, C21, C19, B20, and A20  MULTI_9 = EM_A[15:8]: with terminals = F22, F21, F20, F19, E22, E21, E20, and E19  MULTI_8 = EM_A[7:0]: with terminals = J21, J20, H22, H21, H20, G22, G21, and G20  MULTI_7 = EM_D[31:24]: with terminals = A12, B12, D11, C11, A11, B11, A10, and B10  MULTI_6 = EM_D[23:16]: with terminals = C14, A14, B14, C13, A13, B13, D12, and C12  MULTI_5 = EM_D[15:8]: with terminals = A17, B17, C16, A16, B16, C15, A15, and B15  MULTI_4 = EM_D[7:0]: with terminals = B19, A19, D18, C18, A18, B18, D17, and C17  MULTI_3 = LCD_D[15:08]: with terminals = AA16, Y16, AB17, AA17, Y17, W17, AB18, and AA18  MULTI_2 = LCD_D[07:04]: with terminals = AB15, AA15, Y15, and AB16  MULTI_1 = LCD_D[03:01]: with terminals = Y13, AB14, AA14, and Y14 |

### 4 Functional Description

#### 4.1 Block Diagram

The TNETV1060 functional block diagram shows the internal components discussed in this section (see Figure 4–1).



Figure 4-1. TNETV1060 Functional Block Diagram

Standard data flow connections are defined with blue arrows, showing data flow direction. Master control connections are defined with red arrows and slave control connections are defined with green arrows, showing the direction of control through the switched central resource rather than the direction of data flow. The MIPS is always a master and the internal RAM is always a slave. Thus, read and write requests from the MIPS to the RAM generate a master control event at the switch central resource, while the RAM always responds to the switch central resource as a slave despite the direction of data flow.

#### 4.2 Bus Structure

Data flow between TNETV1060 subsystems is conducted through the switch central resource (SCR). Those subsystems defined as master can request data reads or data writes from those subsystems defined as slave. As shown in Table 4–1, not all masters have access to all slaves. Table 4–1 shows a data path map for the SCR, identifying which masters can direct requests from which slaves (identified with a Y). In addition, the definition of bus types and bridges may be useful when utilizing these subsystems.

Table 4-1. Internal Bus Structure

|       |        | Speed             |      | VBU            | JSP |        | VBUS     | 3   | VBUSP         |
|-------|--------|-------------------|------|----------------|-----|--------|----------|-----|---------------|
|       | Bridge |                   |      | Υ              | Υ   |        | South    |     |               |
| Speed | Bridge | Masters<br>Slaves | MIPS | DSP<br>I Cache | DSP | VLYNQ5 | Ethernet | LCD | System<br>DMA |
|       |        | DSP               | Υ    |                |     | Υ      |          |     | Υ             |
|       |        | VLYNQ5            | Υ    |                |     |        | Υ        |     | Υ             |
| VBUSP | Υ      | ROM               | Υ    |                |     |        |          |     |               |
|       |        | RAM               | Υ    |                |     | Υ      |          |     | Υ             |
|       |        | EMIF              | Υ    | Y              | Υ   | Υ      | Υ        |     | Y             |
|       | South  | Ethernet          |      |                |     |        |          |     |               |
|       |        | LCD               | Y    |                |     |        |          |     |               |
|       |        | System Timers     |      |                |     |        |          |     |               |
| VBUS  |        | UART              |      |                |     | Υ      |          |     | Υ             |
|       |        | Serial            |      |                |     |        |          |     |               |
|       |        | GPIO              |      |                |     |        |          |     |               |
|       |        | Keypad            |      |                |     |        |          |     |               |
|       |        | System DMA        |      |                |     |        |          |     |               |
|       |        | System Reset      |      |                |     |        |          |     |               |
| VBUSP | West   | System Clock      | Υ    |                | Υ   | Υ      | Υ        |     |               |
|       |        | System Configure  |      |                |     |        |          |     |               |
|       |        | System Interrupt  |      |                |     |        |          |     |               |

58

The system SCR connects masters to slaves through bus segments. Each bus segment contains a 32-bit-wide data path capable of performing an entire data transfer in a single clock cycle. Two bus clock speeds are supported (VBUSP\_CLK and VBUS\_CLK). With a maximum VBUSP\_CLK frequency of 125 MHz, the data bandwidth can reach 500 Mbytes per second (MBps) on a single bus segment. Since the SCR is a nonblocking architecture, simultaneous transactions are possible on different bus segments. A different bus segment is a command from a different master to a different slave. Arbitration is only required when two or more masters desire to access the same slave. Arbitration is a background round-robin task, eliminating any control overhead from reducing data bandwidth. The slaves have the ability to insert wait states before completing a data transfer.

An important component of the SCR is the bridge. Not all masters or slaves require a bridge, but those that do use the bridge to synchronize clocks, control signals, and bus protocol. In addition, certain bridges isolate a whole group of lower-performing peripherals into a single segment. The west slave bridge, south slave bridge, and south master bridge are all examples of grouped peripheral bridges. A slave bridge group constitutes a bus segment end point, thus, only one slave in that group may be accessed in a single clock cycle SCR event. Likewise, a master bridge group constitutes a bus segment starting point and only one master in that group controls the SCR in a single clock cycle event. Arbitration for control of the SCR in the south master bridge is handled through an automated priority controller built into the bridge. This controller grants priority to the LCD first, followed by the Ethernet.

All elements of the system bus structure (masters, slaves, bridges, and SCR) are hardwired without any software setup or control. As long as accesses are restricted to areas of the system memory map (as defined in the *TNETV1050 User's Guide*) used by the TNETV1060, this system bus performs as expected. If accesses are directed to unused areas of the system memory map, a system hang may occur. The hang is created by the SCR as it waits for the nonexistent slave to end wait state insertion. If this hang occurs, the TNETV1060 needs to be reset through the I/O signal RESET I.

In addition to the system SCR, the DSP and Ethernet subsystems contain a local SCR. These local SCR bus units operate like the system SCR previously described. Most of the bus traffic on these local SCR units remains local, minimizing the DSP and Ethernet bandwidth on the system SCR. Through a master bridge, both of these local SCR bus units may gain master access to the system SCR. Through a slave bridge, system SCR master devices may control both of these local SCR bus units.

#### 4.3 MIPS Subsystem

The MIPS subsystem (see Figure 4-2) consists of:

- MIPS32 4KEc 32-bit RISC processor with clock speeds up to 165 MHz
- 16K-byte four-way set-associative instruction cache (I cache)
- 16K-byte four-way set-associative data cache (D cache)
- Programmable MMU
- Enhanced JTAG (EJTAG) port
- 4K-byte RAM (zero wait state) accessed through the system SCR
- 4K-byte ROM (zero wait state) accessed through the system SCR
- Interrupt handler accessed through the system SCR
- Two universal 16-bit timers each with a 16-bit prescaled clock accessed through the system SCR
- One 16-bit watchdog timer with a 16-bit prescaled clock accessed through the system SCR

Details of the MIPS core, instruction cache, data cache, MMU, and EJTAG port may be found in the MIPS documentation identified in section 7, *Documentation Support*. The MIPS memory map and details of MIPS subsystem components not covered by the MIPS documentation may be found in the *TNETV1050 User's Guide*.



Figure 4-2. MIPS Block Diagram

#### 4.3.1 Memory

The 4K-byte RAM may be used for either data variables or instructions.

The 4K-byte ROM is defined and loaded at the factory, containing just enough code to initialize and boot the TNETV1060 MIPS processor. Once initialized, the ROM directs the MIPS through the rest of the boot process as defined in section 3.4, *Boot Configuration*.

#### 4.3.2 Interrupt Handler

One interrupt is presented to the MIPS from the TNETV1060 system. This interrupt is synthesized from 40 primary programmable-priority sources and 32 secondary fixed-priority sources. The interrupt source map is defined in the *TNETV1050 User's Guide*. Interrupt sources are individually programmable.

#### 4.3.3 Universal Timers

Two universal 16-bit timers with programmable prescaled clocks are available for the MIPS. Each timer may be programmed for single-shot or auto-reload applications. An interrupt may be programmed to alert the MIPS when the timer count has expired.

### 4.3.4 Watchdog Timer

One 16-bit watchdog timer with a programmable prescaled clock is available for the MIPS. When the timer is programmed to run, the MIPS periodically must kick the watchdog timer. Kicking the watchdog timer prevents the timer count from expiring, thus preventing a system-initiated hardware reset.

#### 4.4 DSP Subsystem

The DSP subsystem (see Figure 4-3) consists of:

- C55x DSP with clock speeds up to 125 MHz
- JTAG port
- 12K-word two-way set associative instruction cache (I cache)
- 32K-word dual access RAM (DARAM) (zero wait state)
- 32K-word single access RAM (SARAM) (zero wait state)
- Interrupt handler
- 16-bit universal timer with prescaled clock
- 16-bit watchdog timer with prescaled clock
- Universal four-channel DMA controller
- Dedicated peripheral DMA controller

Details of the DSP and JTAG may be found in the DSP documentation identified in section 7, *Documentation Support*. The DSP memory map and details of DSP subsystem components not covered by the DSP documentation may be found in the *TNETV1050 User's Guide*.



Figure 4-3. DSP Block Diagram

### 4.5 Ethernet Subsystem

The Ethernet subsystem (see Figure 4-4) consists of:

- Two external Ethernet ports that run through IEEE Std 802.3-compliant MACs and IEEE Std 802.3/802.3u-compliant 10/100 Base-T PHYs
- One internal (virtual) port that attaches to the TNETV1060 system bus through the host DMA and master bridge and is driven by the switch control block
- Embedded switch control block that processes packet traffic between all three ports. The switch control block handles Ethernet activity, providing efficient execution of common switch packet-handling tasks.
- · Content addressable memory (CAM) that is directed by the switch control block
- Local and system packet memory
- Switch subsystem that has a dedicated SCR. An asynchronous bridge isolates the Ethernet SCR from the main system bus. This allows heavy switch packet traffic, with no impact on the rest of TNETV1060 system performance.
- MIPS processor that initializes the subsystem and optionally provides switch protocol support through the slave bridge
- EMIF that provides access to external memory (SDRAM) so the switch control block can automatically send port 2 frame data or optionally offload the packet memory.



Figure 4-4. Ethernet Subsystem Block Diagram

### 4.6 Internal Voltage Regulator

TI recommends a 2.0-W supply for the 3.3-V ( $V_{DDS}$ ) power rail and that the internal voltage regulator be used to produce the 1.5-V ( $V_{DD}$ ) core voltage. This provides margin for the TNETV1060 to power up.

Three internal voltage regulators are required for the power consumption needs of the TNETV1060  $V_{DD}$  (1.5-V) core voltage. The maximum supply current capacity of these three voltage regulators is 1.33 A.

A top-view schematic (see Figure 4-5) shows the necessary external circuitry required to implement the TNETV1060 internal voltage regulator (see Table 4-2). In addition, the following guidelines should be followed when using the regulator:

- The TNETV1060 V<sub>DD</sub> (1.5-V) power rail may be created with this internal voltage regulator. Power provided from the V<sub>DDS</sub> (3.3-V) power rail is regulated down to 1.5 V with the help of three external pass transistors. The 1.5-V power produced by this internal voltage regulator provides power to all V<sub>DD</sub> terminals (16 total), as well as the VDD PLL terminal.
- To use the internal voltage regulator, it must be enabled by connecting the VR\_nENBL terminal to system
  ground (VSS) through a pulldown resistor (RVR).
- Each VR\_BASE terminal is connected to the base of an external npn pass transistor (Q<sub>VR</sub>). All three transistors are required to produce the maximum V<sub>DD</sub> supply current of 1.33 A (2 W/1.5 V). In addition, a 10-μF tantalum capacitor (C<sub>VR</sub>) must be used as shown in Figure 4-5.
- For best results, a separate split V<sub>DD</sub> power plane should be created to route power to the TNETV1060.
   The 16 V<sub>DD</sub> terminals have been placed conveniently in the center of the TNETV1060 to facilitate isolation for this split power plane.
- Decoupling capacitors (C<sub>D</sub>) should be placed close to each V<sub>DD</sub> terminal.

Table 4-2. Voltage Regulator Components

|                  | rabio i il romago nogunato. Componente                    |         |      |  |  |  |  |
|------------------|-----------------------------------------------------------|---------|------|--|--|--|--|
| ITEM             | DESCRIPTION                                               | VALUE   | UNIT |  |  |  |  |
| Q <sub>VR1</sub> | VR_BASE1 npn transistor                                   | 2N2222A |      |  |  |  |  |
| Q <sub>VR2</sub> | VR_BASE2 npn transistor                                   | 2N2222A |      |  |  |  |  |
| Q <sub>VR3</sub> | VR_BASE3 npn transistor                                   | 2N2222A |      |  |  |  |  |
| C <sub>VR</sub>  | VR_BASE tantalum capacitor (±10%)                         | 10      | μF   |  |  |  |  |
| R <sub>VR</sub>  | VR_nENBL pulldown resistor enabling the voltage regulator | 4.7     | kΩ   |  |  |  |  |
| C <sub>D</sub>   | VDD 1.5-V decoupling capacitor                            | 0.01    | μF   |  |  |  |  |
| $V_{DDS}$        | Regulator input voltage                                   | 3.3     | V    |  |  |  |  |
| VDD              | Regulator output voltage                                  | 1.5     | V    |  |  |  |  |



NOTE A: Regulator output voltage:

- $\bullet$  Supplied to all 16  $V_{\mbox{\scriptsize DD}}$  power terminals and one PLL terminal.
- Must include a C<sub>D</sub> decoupling capacitor close to each terminal.

Figure 4-5. Voltage Regulator Schematic

## 4.7 TNETV1060 Device Nomenclature



Figure 4-6. TNETV1060 Device Nomenclature

## 5 Electrical Specification

This section provides the absolute maximum ratings, recommended operating conditions, electrical characteristics, timing requirements, and operating/switching characteristics for the TNETV1060 broadband communications processor.

All electrical and switching characteristics in this data manual are valid over the recommended operating conditions, unless otherwise specified.

## 5.1 Absolute Maximum Ratings

Stresses beyond those listed under absolute maximum ratings (Table 5–1) may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions (Table 5–2) is not implied. Exposure to absolute maximum ratings (Table 5–1) for extended periods may affect device reliability.

Table 5–1. Absolute Maximum Ratings Over Operating Free-Air Temperature Range (Unless Otherwise Noted)<sup>†</sup>

| Supply voltage range, V <sub>DD</sub> : Core logic                                                                   |
|----------------------------------------------------------------------------------------------------------------------|
| V <sub>DDS</sub> : I/O0.5 V to 4 V                                                                                   |
| V <sub>DDA</sub> : Analog, Ethernet PHY0.5 V to 3.6 V                                                                |
| Input voltage range, V <sub>I</sub> : Except oscillator, analog PHY, and voltage regulator                           |
| Oscillator (AIC_CLK_I and REF_CLK_I)                                                                                 |
| Analog PHY (PHY_REF)                                                                                                 |
| Voltage regulator (VR_ENBL)                                                                                          |
| Output voltage range, V <sub>O</sub> : Except oscillator, analog PHY, and voltage regulator0.3 V to V <sub>DDS</sub> |
| Analog PHY differential                                                                                              |
| ( P0_TX_P - P0_TX_M   -  P1_TX_P - P1_TX_M  ) 2.8 V                                                                  |
| Voltage regulator (VR_BASE1, VR_BASE2, and VR_BASE3)0.3 V to 1.52 V                                                  |
| Maximum junction temperature, T <sub>J</sub>                                                                         |
| Storage temperature range, T <sub>stq</sub> –65°C to 150°C                                                           |

<sup>&</sup>lt;sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# **5.2 Recommended Operating Conditions**

Table 5-2. Recommended Operating Conditions

|                  |                         |                                                                           | MIN                  | NOM | MAX                  | UNIT |
|------------------|-------------------------|---------------------------------------------------------------------------|----------------------|-----|----------------------|------|
| $V_{DD}$         |                         | Core logic                                                                | 1.425                | 1.5 | 1.575                |      |
| V <sub>DDS</sub> | Supply voltage          | I/O                                                                       | 3.135                | 3.3 | 3.465                | V    |
| $V_{DDA}$        |                         | Analog, including Ethernet PHY                                            | 3.29                 | 3.3 | 3.31                 |      |
| V <sub>SS</sub>  | Supply ground           |                                                                           | 0                    |     |                      | ٧    |
|                  |                         | Except oscillator, analog PHY, and voltage regulator                      | $0.7 \times V_{DDS}$ |     | $V_{DDS}$            |      |
|                  |                         | Oscillator: AIC_CLK_I and REF_CLK_I                                       | $0.7 \times V_{DD}$  |     | 1.575                |      |
| V <sub>IH</sub>  | High-level input        | Analog PHY, 10M bit: P0_RX_M, P0_RX_P, P1_RX_M, and P1_RX_P               |                      |     | 2.5                  | V    |
|                  | voltage                 | Analog PHY, 100M bit: P0_RX_M, P0_RX_P, P1_RX_M, and P1_RX_P              |                      |     | 1.3                  |      |
|                  |                         | Voltage regulator: VR_ENBL                                                | 2.5                  |     | 3.6                  |      |
| VIL              | Low-level input voltage | Except oscillator, analog PHY, and voltage regulator                      | 0                    |     | $0.3 \times V_{DDS}$ |      |
|                  |                         | Oscillator: AIC_CLK_I and REF_CLK_I                                       | 0                    |     | $0.3 \times V_{DD}$  |      |
|                  |                         | Analog PHY, 10M bit: P0_RX_M, P0_RX_P, P1_RX_M, and P1_RX_P               | -2.5                 |     |                      | V    |
|                  |                         | Analog PHY, 100M bit: P0_RX_M, P0_RX_P, P1_RX_M, and P1_RX_P              | -1.3                 |     |                      |      |
|                  |                         | Voltage regulator: VR_ENBL                                                | 0                    |     | 0.9                  |      |
|                  | High-level output       | All output terminals defined as 4 in the Drive I (mA) column of Table 3-2 |                      |     | -4                   | _    |
| I <sub>OH</sub>  | current                 | All output terminals defined as 8 in the Drive I (mA) column of Table 3-2 |                      |     | -8                   | mA   |
| I <sub>OL</sub>  | Low-level output        | All output terminals defined as 4 in the Drive I (mA) column of Table 3-2 |                      |     | 4                    |      |
|                  | current                 | All output terminals defined as 8 in the Drive I (mA) column of Table 3-2 |                      |     | 8                    | mA   |
| t <sub>r</sub>   | Rise time               | 10% to 90%, for all digital signal inputs                                 | 0                    |     | 25                   | ns   |
| t <sub>f</sub>   | Fall time               | 10% to 90%, for all digital signal inputs                                 | 0                    |     | 25                   | ns   |
| T <sub>C</sub>   | Temperature             | Operating case temperature                                                | -40                  |     | 85                   | °C   |

## **5.3 Electrical Characteristics**

Electrical characteristics are over recommended ranges of supply voltage and operating case temperatures as defined in Table 5–3, unless otherwise noted.

Table 5-3. Electrical Characteristics

|                    |                                | PARAMETER                                                                                                                                                                                                                                                | TEST<br>CONDITIONS                                     | MIN                  | TYP MAX               | UNIT |
|--------------------|--------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|----------------------|-----------------------|------|
| High-level         |                                | Except oscillator, analog PHY, and voltage regulator                                                                                                                                                                                                     | I <sub>OH</sub> = MAX,<br>V <sub>DDS</sub> = 3.3 V     | $0.8 \times V_{DDS}$ | V <sub>DDS</sub>      |      |
| V <sub>OH</sub>    | output voltage                 | Oscillator: AIC_CLK_O and REF_CLK_O                                                                                                                                                                                                                      | I <sub>OH</sub> = MAX,<br>V <sub>DD</sub> = 1.3 V      | $0.8 \times V_{DD}$  | 1.65                  | V    |
| .,                 | Low-level                      | Except oscillator and analog PHY                                                                                                                                                                                                                         | $I_{OL} = MAX,$<br>$V_{DD} = 3.3 \text{ V}$            | 0                    | $0.22 \times V_{DDS}$ | .,   |
| V <sub>OL</sub>    | output voltage                 | Oscillator: AIC_CLK_O and REF_CLK_O                                                                                                                                                                                                                      | $I_{OL} = MAX,$<br>$V_{DDS} = 1.3 V$                   | 0                    | $0.22 \times V_{DD}$  | >    |
|                    |                                | Analog PHY, 10M bit:                                                                                                                                                                                                                                     |                                                        |                      |                       |      |
|                    |                                | P0_TX_P - P0_TX_M ,                                                                                                                                                                                                                                      |                                                        | 0                    | 2.8                   |      |
|                    | Differential                   | P1_TX_P - P1_TX_M                                                                                                                                                                                                                                        |                                                        |                      |                       |      |
| $V_{DO}$           | output voltage                 | Analog PHY, 100M bit:                                                                                                                                                                                                                                    |                                                        |                      |                       | ٧    |
|                    |                                | P0_TX_P - P0_TX_M ,                                                                                                                                                                                                                                      |                                                        | 0                    | 1.05                  |      |
|                    |                                |                                                                                                                                                                                                                                                          |                                                        |                      |                       |      |
| l <sub>l</sub>     | Input current                  |                                                                                                                                                                                                                                                          | $V_{DD} = MAX,$<br>$V_{I} = V_{SS}$ to $V_{DDS}$       |                      | ±10                   | μΑ   |
| OZ                 | Off-state output current       |                                                                                                                                                                                                                                                          | $V_O = V_{SS}$ to $V_{DDS}$                            |                      | ±10                   | μΑ   |
|                    | Off-state output current       |                                                                                                                                                                                                                                                          | No<br>pullup/pulldown,<br>driver disabled              |                      | ±20                   |      |
| loz                |                                |                                                                                                                                                                                                                                                          | Pullup/pulldown<br>active, driver<br>disabled          |                      | ±100                  | μΑ   |
| C <sub>i</sub>     | Input capacitance              |                                                                                                                                                                                                                                                          |                                                        |                      | 10                    | pF   |
| C <sub>o</sub>     | Output capacitance             |                                                                                                                                                                                                                                                          |                                                        |                      | 10                    | pF   |
| P <sub>TOTAL</sub> | Total power consumption        | Total power consumption: with VOP call up running echo cancellation, driving an 8- $\Omega$ speaker, MIPS = 162.5 MHz, DSP = 125 MHz, using internal voltage regulator                                                                                   | $V_{DD} = MAX,$ $V_{DDS} = MAX,$ $V_{DDA} = MAX$       |                      | 1.4                   | W    |
| I <sub>DDC</sub>   | Current core                   | Core supply only: MIPS = 162.5 MHz running Dhyrstone code benchmark application from SDRAM, DSP = 125 MHz running 75% dual MAC and 25% ADD code with moderate data bus activity (table of sine values) from the SDRAM. Excludes I/O and analog supplies. | $V_{DD}$ = MAX,<br>$V_{DDS}$ = MAX,<br>$V_{DDA}$ = MAX |                      | 360                   | mA   |
| I <sub>DDS</sub>   | Current I/O                    | I/O supply only: supply for I/O ring                                                                                                                                                                                                                     | $V_{DD} = MAX,$<br>$V_{DDS} = MAX,$<br>$V_{DDA} = MAX$ |                      | 50                    | mA   |
| $I_{\text{DDA}}$   | Current analog<br>Ethernet PHY | Ethernet subsystem only: running 100M-bit bidirectional full-duplex switch traffic with 64-byte frames at 75% utilization                                                                                                                                | $V_{DD}$ = MAX,<br>$V_{DDS}$ = MAX,<br>$V_{DDA}$ = MAX |                      | 85                    | mA   |

<sup>†</sup> Specified by design

## 5.4 Package Thermal-Resistance Characteristics

Table 5–4 provides the thermal-resistance characteristics for the recommended package types used on the TNETV1060.

Table 5-4. Thermal Characteristics

|                 | PARAMETER                                  | AIR FLOW<br>(meters/s) | GDW<br>PACKAGE | UNIT     |
|-----------------|--------------------------------------------|------------------------|----------------|----------|
|                 |                                            | 0.0                    | 22.5           |          |
| $R_{	heta JA}$  | Thermal resistance, junction-to-free air   | 0.5                    | 21.1           | °C/W     |
|                 |                                            | 1.0                    | 20.3           | -C/VV    |
|                 |                                            | 2.0                    | 19.5           |          |
| $R_{\theta JC}$ | Thermal resistance, junction-to-case       | NA                     | 9.4            | °C/W     |
| $R_{\theta JB}$ | Thermal resistance, junction-to-board      | NA                     | 14.0           | °C/W     |
|                 |                                            | 0.0                    | 0.49           |          |
| $\Psi_{JT}$     | Thermal parameter, junction-to-package top | 0.5                    | 0.60           | °C ///   |
|                 |                                            | 1.0                    | 0.70           | °C/W     |
|                 |                                            | 2.0                    | 0.83           | <u> </u> |

## 5.5 Timing Parameter Symbol Definition

Timing parameter symbols used in the timing requirements and switching-characteristics tables are created in accordance with JEDEC Standard 100. To shorten the symbols, several of the terminal names and other related terminology have been abbreviated as follows:

Lowercase subscripts and their meanings:

a access time

c cycle time (period)d delay time

dis disable time

en enable time
f fall time

t tall time h hold time

r rise time

su setup time

t transition time
v valid time

w pulse duration (width)

Letters and symbols and their meanings:

H High
L Low
I Invalid

V Valid

Z High impedance

X Unknown, changing, or don't care level

### 5.6 Clock Timing

This section provides the timing requirements and switching characteristics for the TNETV1060 clock network. For a complete view of the TNETV1060 clock structure, see Figure 3–2.

The TNETV1060 clock inputs include:

- REF\_CLK (reference clock)—created with an internal oscillator that is driven by the two I/O signals REF\_CLK\_I and REF\_CLK\_O
- ALT CLK (alternate clock)—created with the external clock that is supplied by the I/O signal ALT CLK I
- AIC\_CLK (AIC clock)—created with an internal oscillator that is driven by the two I/O signals AIC\_CLK\_I
  and AIC\_CLK\_O
- MIPS PLL—output of the MIPS PLL subsystem, which may be fed back as an input to the other PLL units

The TNETV1060 produces the following internal clock sources from the previously defined clock inputs:

- MIPS CLK (MIPS clock)—clock source for the MIPS subsystem
- MIPS\_PLL (MIPS PLL subsystem output)—may be used to create the clock for any of the following internal clock sources
- DSP CLK (DSP clock)—clock source for the DSP subsystem, also generates 1/2 DSP CLK
- VBUSP\_CLK (virtual bus pipeline clock)—clock source for all VBUSP subsystem peripherals and the switch central resource (SCR)
- VBUS CLK (virtual bus clock)—clock source for all VBUS subsystem peripherals and the SCR
- PHY\_CLK (Ethernet PHY clock)—clock source for both internal integrated Ethernet PHY subsystems. Upon entering the PHY subsystem, this clock encounters another PLL included in each PHY unit.
- AIC CLK (voice codec clock)—clock source for the internal integrated voice codec subsystem
- LCD CLK (liquid crystal display clock)—clock source for the LCD subsystem used for the driver circuitry

## 5.6.1 Internal Clock Speed Limits

As shown in Figure 3–2, there are many ways to produce the internal clocks. Regardless of the method of creation, the limits shown in Table 5–5 may not be exceeded.

Table 5-5. Internal Clock Speed Limits

| NO. |             | DESCRIPTION                                  | MIN   | TYP    | MAX    | UNIT |
|-----|-------------|----------------------------------------------|-------|--------|--------|------|
|     | MIPS_CLK    | MIPS clock <sup>†‡</sup>                     | 1     |        | 165    | MHz  |
|     | DSP_CLK     | DSP clock <sup>†</sup>                       | 1     |        | 125    | MHz  |
|     | 1/2 DSP_CLK | One-half DSP clock <sup>†</sup>              | 1     |        | 62.5   | MHz  |
|     | VBUSP_CLK   | Virtual bus pipeline clock <sup>†</sup>      | 1     |        | 125    | MHz  |
|     | VBUS_CLK    | Virtual bus clock <sup>†§</sup>              | 1     |        | 82.5   | MHz  |
|     | PHY_CLK     | Ethernet PHY clock (may be 25 MHz or 50 MHz) | 24.75 | 25     | 50     | MHz  |
|     | AIC_CLK     | Voice codec clock                            | 4.096 | 8.1920 | 16.384 | MHz  |
|     | LCD_CLK     | Liquid-crystal display clock                 | 1     |        | 75     | MHz  |

<sup>&</sup>lt;sup>†</sup> Specified by design

## 5.6.2 Reference Clock Input (REF CLK)

The reference clock is derived from an internal oscillator circuit driven from REF\_CLK\_I and REF\_CLK\_O (see Table 5–6). Use the following timing values when selecting an external crystal and see the *TNETV1050 User's Guide* for more information.

Table 5-6. Reference Clock Timing (See Figure 5-1)

| NO. | DESCRIPTION                                                       | MIN   | TYP | MAX | UNIT |
|-----|-------------------------------------------------------------------|-------|-----|-----|------|
|     | f <sub>clock(REF_CLK)</sub> Clock frequency, REF_CLK <sup>†</sup> | 20    | 25  | 35  | MHz  |
| 1   | $t_{c(REF\_CLK)}$ Cycle time, REF_CLK                             | 28.57 | 40  | 50  | ns   |
|     | f <sub>s(REF CLK)</sub> Frequency stability, REF_CLK <sup>†</sup> | -50   |     | 50  | ppm  |

<sup>†</sup> Specified by design



Figure 5-1. Reference Clock Input

<sup>&</sup>lt;sup>‡</sup> Standard PLL configuration supports 162.5-MHz MIPs clock maximum.

<sup>§</sup> Standard PLL configuration supports 81.25-MHz VBUS clock maximum.

## 5.6.3 Telephony AIC\_CLK

The telephony AIC\_CLK is derived from an internal oscillator circuit driven from AIC\_CLK\_I and AIC\_CLK\_O (see Table 5–7).

| Table 5-7. | Telephon | / AIC | <b>CLK Timing</b> | (See Figure 5–2) |
|------------|----------|-------|-------------------|------------------|
|            |          |       |                   |                  |

| NO. | DESCRIPTION                                                       | MIN | TYP    | MAX  | UNIT |
|-----|-------------------------------------------------------------------|-----|--------|------|------|
|     | Clock frequency, AIC_CLK <sup>†</sup>                             | 1   | 8.1920 | 20   | MHz  |
| 1   | $t_{c(AIC\_CLK)}$ Cycle time, AIC_CLK <sup>†</sup>                | 50  | 122.07 | 1000 | ns   |
|     | f <sub>s(AIC CLK)</sub> Frequency stability, AIC_CLK <sup>†</sup> | -50 |        | 50   | ppm  |

<sup>†</sup> Specified by design



Figure 5-2. Telephony AIC\_CLK

# 5.6.4 Alternate Clock Input

The alternate clock is derived from the ALT\_CLK\_I external clock source and has input timing shown in Table 5-8.

Table 5-8. Alternate Clock Timing (See Figure 5-3)

| NO. |                             | DESCRIPTION                               | MIN   | TYP | MAX   | UNIT |
|-----|-----------------------------|-------------------------------------------|-------|-----|-------|------|
|     | f <sub>clock(ALT_CLK)</sub> | Clock frequency, ALT_CLK <sup>†</sup>     | 10    | 25  | 100   | MHz  |
| 1   | t <sub>c(ALT_CLK)</sub>     | Cycle time, ALT_CLK <sup>†</sup>          | 10    | Α   | 100   | ns   |
| 2   | t <sub>w(ALT_CLK-H)</sub>   | Pulse duration, ALT_CLK high <sup>†</sup> | A – 1 | A/2 | A + 1 | ns   |
| 3   | t <sub>w(ALT_CLK-L)</sub>   | Pulse duration, ALT_CLK low <sup>†</sup>  | A – 1 | A/2 | A + 1 | ns   |
|     |                             | Duty cycle, ALT_CLK <sup>†</sup>          | 40%   | 50% | 60%   |      |
| 4   | t <sub>r(ALT_CLK)</sub>     | Rise time, ALT_CLK <sup>†</sup>           |       |     | 1     | ns   |
| 5   | t <sub>f(ALT CLK)</sub>     | Fall time, ALT_CLK <sup>†</sup>           |       |     | 1     | ns   |

<sup>†</sup> Specified by design



Figure 5-3. Alternate Clock

## 5.6.5 Analog PLL

Within the TNETV1060 there are four identical analog PLL units, each with the timing values shown in Table 5-9.

| Table 5–9. Analog PLL Unit Timing (See Figures 5–4 and 5–5) |
|-------------------------------------------------------------|
|-------------------------------------------------------------|

| NO. |                             | DESCRIPTION                                                | MIN | TYP MAX | UNIT |
|-----|-----------------------------|------------------------------------------------------------|-----|---------|------|
|     | f <sub>clock(PLL_IN)</sub>  | Clock frequency, analog PLL_IN                             | 10  | 100     | MHz  |
| 1   | t <sub>c(PLL_IN)</sub>      | Cycle time, analog PLL_IN                                  | 10  | 100     | ns   |
|     | f <sub>clock(PLL_OUT)</sub> | Clock frequency, analog PLL_OUT                            | 10  | 250     | MHz  |
| 2   | t <sub>c(PLL_OUT)</sub>     | Cycle time, analog PLL_OUT                                 | 4   | 100     | ns   |
| 3   | t <sub>d(PLL REG)</sub>     | Delay time, #_CLK_CTRL valid to PLL_OUT valid <sup>†</sup> |     | 50      | μs   |

<sup>†</sup> Specified by design



Figure 5-4. Analog PLL



Figure 5-5. Analog PLL-OUT Transitory

## 5.6.6 PHY PLL

The PHY PLL takes an internal 25-MHz clock and generates the Ethernet PHY reference 20-MHz or 125-MHz clocks, respectively, for the 10 Base-T or 100 Base-T operating modes.

From a hardware or software reset, the internal logic gives the PHY PLL approximately 256  $\mu$ s to allow for PHY PLL stabilization. IEEE Std 802.3u, Clause 22 (22.2.4.1.1), states that the reset process should be completed within 0.5 s from initiation of the reset signal.

### 5.7 System Reset Timing

There are two kinds of reset events within the TNETV1060 (see Table 5-10):

- Power-on reset
- Hardware reset: Produced when either one of the following external input signals is forced to a low state:
  - RESET I
  - EJTAG SYSRST

Table 5-10. System Reset Timing (See Figures 5-6 and 5-7)

| NO. |                                | DESCRIPTION                                                                                                  | MIN               | TYP | MAX | UNIT |
|-----|--------------------------------|--------------------------------------------------------------------------------------------------------------|-------------------|-----|-----|------|
| 1   | t <sub>d(XTAL_LOCK)</sub>      | Delay time, RESET_I↓ to PLL_IN valid <sup>†</sup> (The external crystal oscillator dictates this parameter.) |                   | 10  |     | ms   |
| 2   | t <sub>d(BOOT_POR)</sub> ¶     | Delay time, PLL_IN valid to RESET_I invalid‡                                                                 | 50                |     |     | μs   |
| 3   | t <sub>d(BOOT_HDW)</sub> ¶     | Delay time, PLL_IN valid to RESET_I invalid‡                                                                 | 4 t <sub>C</sub>  |     |     | ns   |
| 4   | t <sub>d(BOOT)</sub> ¶         | Delay time, RESET_I to EM_A[23:0] invalid <sup>‡</sup>                                                       |                   |     | 10  | ns   |
| 5   | t <sub>h(BOOT)</sub> ¶         | Hold time, RESET_I to EM_A[23:0] valid <sup>‡¶</sup>                                                         | 0                 |     |     | ns   |
| 6   | t <sub>d(MUX_POR)</sub>        | Delay time, multiplexed I/O# 3-state to RESET_I/EJAG_SYSRST^‡  #                                             | 4 t <sub>C</sub>  |     |     | ns   |
| 7   | t <sub>d(MUX_SET_HDW)</sub> ¶  | Delay time, RESET_I/EJAG_SYSRST↑ to multiplexed I/O valid <sup>‡</sup>                                       | 50                |     |     | μs   |
| 8   | t <sub>d(RSTOUT_OFF_HDW)</sub> | Delay time, RESET_I/EJAG_SYSRST↑ to RESET_O/TELE_RESET↑‡☆                                                    | 50                |     |     | μs   |
| 9   | t <sub>w(HDW_RESET)</sub>      | Pulse width, RESET_I/EJAG_SYSRST low <sup>‡#</sup>                                                           | 64 t <sub>C</sub> |     |     | ns   |
| 10  | t <sub>d(PLL CHANGE)</sub>     | Delay time, PLL_OUT invalid to PLL_OUT valid <sup>§</sup>                                                    |                   | 50  |     | μs   |

<sup>†</sup> PLL IN: Represents the input source clock for all four internal analog PLL units shown in Figure 3-2. These clocks are not visible externally.

<sup>&</sup>lt;sup>‡</sup> Specified by design

<sup>§</sup> PLL\_OUT: Represents the output of all four internal analog PLL units shown in Figure 3–2. On hardware reset events, each analog PLL unit transitions to an active PLL mode, with the VCO running and the output defined as (f<sub>PLL\_OUT</sub>) = [(1)\*(f<sub>PLL\_IN</sub>)]. These clocks are not visible externally.

Boot configuration: The EMIF address bus (EM\_A[23:0]) changes from an output to an input when a hardware reset is active. The TNETV1060 holds the latched input when the hardware reset goes inactive. As shown in section 3.4, *Boot Configuration*, the values of the boot configuration define the internal analog PLL inputs and outputs.

 $<sup>^{\#}</sup>$  t<sub>C</sub> = clock cycle time of PLL\_IN

Multiplexed I/O: On hardware reset events, the multiplexed I/O transition to 3-state mode. After the reset event, these multiplexed I/O require software reprogramming to become useful. For more information related to the multiplexed I/O, see section 3.5, *Multiplex Configuration*.

<sup>★</sup>Two reset output signals (RESET\_O and TELE\_RESET) exit the TNETV1060. On both hardware and software reset events, both of these output signals are forced to an active low state. After the reset event, these external resets can be individually deactivated through software manipulation of registers in the SYS\_RESET and DSP\_RESET subsystems.

### 5.7.1 Power-On Reset



Figure 5-6. Power-On Reset

### 5.7.2 Hardware Reset



Figure 5-7. Hardware Reset

# 5.8 EMIF Timing

The EMIF shares several I/O signals, providing access to external SDRAM devices, as well as external asynchronous memory devices (see Table 5–11).

## 5.8.1 EMIF SDRAM

Table 5-11. EMIF SDRAM Timing (See Figures 5-8 and 5-9)

| NO. |                             | DESCRIPTION                                               | MIN | MAX | UNIT |
|-----|-----------------------------|-----------------------------------------------------------|-----|-----|------|
|     | f <sub>c(SDRAM_CLK)</sub>   | Frequency, EM_CLK                                         |     | 125 | MHz  |
| 1   | t <sub>c(SDRAM_CLK)</sub>   | Cycle time, EM_CLK                                        | 8   |     | ns   |
| 2   | tw(SDRAM_CLK_H)             | Pulse duration, EM_CLK high                               | 4   |     | ns   |
| 3   | t <sub>w(SDRAM_CLK_L)</sub> | Pulse duration, EM_CLK low                                | 3.4 |     | ns   |
| 4   | t <sub>d(CMD_V)</sub>       | Delay time, EM_CLK high to command valid                  | 1.2 | 5.5 | ns   |
| 5   | t <sub>d(CMD_I)</sub>       | Delay time, EM_CLK high to command invalid                | 1.2 | 5.5 | ns   |
| 6   | t <sub>d(ROW_V)</sub>       | Delay time, EM_CLK high to EM_A[12:0] row valid           | 1.2 | 5.5 | ns   |
| 7   | t <sub>d(ROW_I)</sub>       | Delay time, EM_CLK high to EM_A[12:0] row invalid         | 1.2 | 5.5 | ns   |
| 8   | t <sub>d(BANK_V)</sub>      | Delay time, EM_CLK high to EM_A[23:22] bank valid         | 1.2 | 5.5 | ns   |
| 9   | t <sub>d(BANK_I)</sub>      | Delay time, EM_CLK high to EM_A[23:22] bank invalid       | 1.2 | 5.5 | ns   |
| 10  | $t_{d(DQM\_V)}$             | Delay time, EM_CLK high to EM_WE_DQM[3:0] valid           | 1.2 | 5.5 | ns   |
| 11  | $t_{d(DQM\_I)}$             | Delay time, EM_CLK high to EM_WE_DQM[3:0] invalid         | 1.2 | 5.5 | ns   |
| 12  | t <sub>d</sub> (COLUMN_V)   | Delay time, EM_CLK high to EM_A[12:0] column valid        | 1.2 | 5.5 | ns   |
| 13  | t <sub>d(COLUMN_I)</sub>    | Delay time, EM_CLK high to EM_A[12:0] column invalid      | 1.2 | 5.5 | ns   |
| 14  | t <sub>d(WR_DATA_V)</sub>   | Delay time, EM_CLK high to EM_D[31:0] valid               | 1   | 5.5 | ns   |
| 15  | t <sub>d(WR_DATA_I)</sub>   | Delay time, EM_CLK high to EM_D[31:0] invalid             | 1.2 | 5.5 | ns   |
| 16  | t <sub>d(RD_DATA)</sub>     | Delay time, EM_D[31:0] valid to EM_CLK high               | 2   |     | ns   |
| 17  | t <sub>d(RD_DATA)</sub>     | Delay time, EM_CLK high to EM_D[31:0] invalid             | 1.2 |     | ns   |
| 18  | t <sub>d(BUS_Z)</sub>       | Delay time, EM_CLK high to EM_D[31:0] Z (3-state valid)   |     | 6.5 | ns   |
| 19  | t <sub>d(Z BUS)</sub>       | Delay time, EM_CLK high to EM_D[31:0] Z (3-state invalid) |     | 6.5 | ns   |

The SDRAM command is made up from several EMIF I/O signals as defined in Table 5-12.

Table 5-12. EMIF SDRAM Commands

|                                                                                                                       |            |            |     |            |           | EM_             | EM_             | EM_            | EM_           |                |                 |            |
|-----------------------------------------------------------------------------------------------------------------------|------------|------------|-----|------------|-----------|-----------------|-----------------|----------------|---------------|----------------|-----------------|------------|
| COMMAND                                                                                                               | EM_<br>CS2 | EM_<br>CS1 | RAS | EM_<br>CAS | EM_<br>WE | WE_<br>DQM3     | WE_<br>DQM2     | WE_<br>DQM1    | WE_<br>DQM0   | EM_<br>A[12:0] | EM_A<br>[23:22] | EM_<br>CKE |
| COMMAND<br>INHIBIT<br>The SDRAM is<br>deselected.                                                                     | Н          | Н          | Х   | х          | x         | х               | х               | х              | x             | х              | Х               | Н          |
| NOP<br>No operation,<br>although read                                                                                 | Н          | L          | Н   | Н          | Н         | x               | ×               | Х              | Х             | ×              | x               | Н          |
| and write bursts<br>may be in<br>progress.                                                                            | L          | Н          | П   | П          | П         | ^               | ^               | ^              | ^             | ^              | ^               | П          |
| ACTIVE Activate a row in                                                                                              | Н          | L          |     |            |           |                 | V               |                | V             |                | h a als         |            |
| a particular bank.                                                                                                    | L          | Н          | L   | Н          | Н         | X               | Х               | X              | X             | row            | bank            | Н          |
| READ Initiate a burst read access from an active row. The first data is returned after the CAS latency is exhausted.  | Н          | L          |     |            |           | L=              | L=              | L=             | L=            |                |                 |            |
| Data continues on subsequent clock cycles until the burst is exhausted or a BURST TERMINATE extinguishes the process. | L          | Н          | Н   | L          | Н         | EM_D<br>[31:24] | EM_D<br>[23:16] | EM_D<br>[15:8] | EM_D<br>[7:0] | column         | bank            | Н          |
| WRITE Initiate a burst write access to an active row. The first data is presented on the WRITE command.               | Н          | L          |     |            |           | L=              | L=              | L=             | L=            |                |                 |            |
| Data continues on subsequent clock cycles until the burst is exhausted or a BURST TERMINATE extinguishes the process. | L          | Н          | L   | Н          | Н         | EM_D<br>[31:24] | EM_D<br>[23:16] | EM_D<br>[15:8] | EM_D<br>[7:0] | column         | bank            | Н          |

# Table 5-12. MIF SDRAM Commands (Continued)

| COMMAND                                                                                                                                           | EM_<br>CS2 | EM_<br>CS1 | EM_<br>RAS | EM_<br>CAS | EM_<br>WE | EM_<br>WE_<br>DQM3 | EM_<br>WE_<br>DQM2 | EM_<br>WE_<br>DQM1 | EM_<br>WE_<br>DQM0 | EM_<br>A[12:0] | EM_A<br>[23:22] | EM_<br>CKE |
|---------------------------------------------------------------------------------------------------------------------------------------------------|------------|------------|------------|------------|-----------|--------------------|--------------------|--------------------|--------------------|----------------|-----------------|------------|
| BURST<br>TERMINATE<br>Used to<br>terminate the                                                                                                    | Н          | L          |            |            |           | · ·                | ,                  | · ·                | · ·                | ,              | >               |            |
| most recently<br>registered<br>fixed-length or<br>full-page (read or<br>write) burst.                                                             | L          | Н          | Η          | H          | L         | X                  | X                  | Х                  | Х                  | X              | X               | Ħ          |
| PRECHARGE Deactivate the open row in a particular bank or the open row                                                                            | Н          | L          | L          | Н          | L         | X                  | ×                  | X                  | x                  | code           | code            | Н          |
| in all banks. Use<br>the code to<br>select the bank<br>or all banks.                                                                              | L          | н          | L          | П          | L         | *                  | ^                  | ^                  | ^                  | code           | code            | П          |
| AUTO REFRESH Force a refresh to a row. Defined by register EMIF (SDRAM_REFR ESH_CTRL)                                                             | L          | L          | L          | L          | Н         | Х                  | Х                  | Х                  | Х                  | Х              | Х               | Н          |
| SELF REFRESH Force the SDRAM into the internally generated refresh mode.                                                                          | L          | L          | L          | L          | I         | X                  | х                  | х                  | X                  | x              | X               | L          |
| LOAD MODE<br>REGISTER<br>SDRAM<br>operating mode<br>written after<br>initialization.<br>Defined by<br>register EMIF<br>(SDRAM_CONFI<br>G_CS_1_2). | L          | L          | L          | L          | L         | X                  | x                  | x                  | x                  | op-<br>code    | x               | Н          |

The LOAD MODE REGISTER portion of the SDRAM initialization procedure determines the CAS latency timing and the burst length. These parameters are programmable and provided in the EMIF (SDRAM\_CONFIG\_CS\_1\_2) register.

The following SDRAM command timing parameters are programmable through the EMIF (SDRAM\_TIME\_CTRL) register:

- TIME RP
- TIME RCD
- TIME\_WR
- TIME RAS
- TIME RC
- TIME RRD
- TIME\_RFC



Figure 5-8. EMIF SDRAM Write



Figure 5-9. EMIF SDRAM Read

## 5.8.2 EMIF Asynchronous

Table 5-13. EMIF Asynchronous Timing (See Figures 5-10 Through 5-15)

| NO. |                           | DESCRIPTION                                                                        | MIN | MAX | UNIT |
|-----|---------------------------|------------------------------------------------------------------------------------|-----|-----|------|
|     | f <sub>c(ASYNC_CLK)</sub> | Frequency, EM_CLK                                                                  |     | 125 | MHz  |
| 1   | t <sub>c(ASYNC_CLK)</sub> | Cycle time, EM_CLK                                                                 | 8   |     | ns   |
| 2   | tw(ASYNC_CLK_H)           | Pulse duration, EM_CLK high                                                        | 3.6 |     | ns   |
| 3   | tw(ASYNC_CLK_L)           | Pulse duration, EM_CLK low                                                         | 3.6 |     | ns   |
| 4   | t <sub>d(ADDR_V)</sub>    | Delay time, EM_CLK↑ to EM_A[23:0] valid                                            | 1.2 | 5.5 | ns   |
| 5   | t <sub>d(ADDR_I)</sub>    | Delay time, EM_CLK↑ to EM_A[23:0] invalid                                          | 1.2 | 5.5 | ns   |
| 6   | t <sub>d(DATA_V)</sub>    | Delay time, EM_CLK↑ to EM_D[31:0] valid                                            | 1.2 | 5.5 | ns   |
| 7   | t <sub>d(DATA_I)</sub>    | Delay time, EM_CLK↑ to EM_D[31:0] invalid                                          | 1.2 | 5.5 | ns   |
| 8   | t <sub>d(CS_A)</sub>      | Delay time, EM_CLK $\uparrow$ to $\overline{\text{EM}}_{CS}(0,3,4,5)$ $\downarrow$ | 1.2 | 5.5 | ns   |
| 9   | t <sub>d(CS_I)</sub>      | Delay time, EM_CLK↑ to EM_CS(0,3,4,5)↑                                             | 1.2 | 5.5 | ns   |
| 10  | t <sub>d(RW_A)</sub>      | Delay time, EM_CLK↑ to EM_R/W↓                                                     | 1.2 | 5.5 | ns   |
| 11  | t <sub>d(RW_I)</sub>      | Delay time, EM_CLK↑ to EM_R/W↑                                                     | 1.2 | 5.5 | ns   |
| 12  | t <sub>d(WE_A)</sub>      | Delay time, EM_CLK↑ to EM_WE↓                                                      | 1.2 | 5.5 | ns   |
| 13  | t <sub>d(WE_I)</sub>      | Delay time, EM_CLK↑ to EM_WE↑                                                      | 1.2 | 5.5 | ns   |
| 14  | t <sub>d(BYTE_A)</sub>    | Delay time, EM_CLK↑ to EM_WE_DQM[3:0]↓                                             | 1.2 | 5.5 | ns   |
| 15  | t <sub>d(BYTE_I)</sub>    | Delay time, EM_CLK↑ to EM_WE_DQM[3:0]↑                                             | 1.2 | 5.5 | ns   |
| 16  | t <sub>d(OE_A)</sub>      | Delay time, EM_CLK↑ to EM_OE↓                                                      | 1   | 5.5 | ns   |
| 17  | t <sub>d(OE_I)</sub>      | Delay time, EM_CLK↑ to EM_OE↑                                                      | 1   | 5.5 | ns   |
| 18  | t <sub>d(WAIT_A)1</sub>   | Setup, time, EM_WAIT to EM_CLK↑                                                    | 4.5 |     | ns   |
| 19  | t <sub>d(WAIT_A)2</sub>   | Hold time, EM_WAIT after EM_CLK↑                                                   | 2.3 |     | ns   |
| 20  | t <sub>d(DATA)1</sub>     | Setup, time, EM_D[31:0] to EM_CLK↑                                                 | 4.5 |     | ns   |
| 21  | t <sub>d(DATA)2</sub>     | Hold time, EM_D[31:0] after EM_CLK↑                                                | 2.3 |     | ns   |

Each asynchronous chip select is provided with a control register, which allows individual adjustment of the write timing parameters (W\_SU, W\_STROBE, and W\_HOLD), read timing parameters (R\_SU, R\_STROBE, and R\_HOLD), and chip select delay timing (CS\_DELAY). In addition, external wait states may be individually enabled for each asynchronous chip select with the polarity of the EM\_WAIT input signal controlled through the register EMIF (ASYNC\_WAIT\_CONFIG). Byte enable control may also be enabled on asynchronous read events through this register set, allowing attachment to external static RAM devices requiring this feature. Note the timing differences introduced when evoking this byte-enable feature.

- EM CS0, register EMIF (ASYNC CONFIG BANK 1)
- EM CS3, register EMIF (ASYNC CONFIG BANK 2)
- EM CS4, register EMIF (ASYNC CONFIG BANK 3)
- EM\_CS5, register EMIF (ASYNC\_CONFIG\_BANK\_4)



Figure 5-10. EMIF Asynchronous Write



Figure 5-11. EMIF Asynchronous Read



Figure 5-12. EMIF Asynchronous Write With Wait



Figure 5-13. EMIF Asynchronous Read With Wait



Figure 5-14. EMIF Asynchronous Write With Byte Enable



Figure 5-15. EMIF Asynchronous Read With Byte Enable

# 5.9 Ethernet Interface Timing

### 5.9.1 PHY

Table 5-14. Ethernet 10M-Bit TX Timing (See Figure 5-16)

| NO. |                                     | DESCRIPTION                                                     | MIN  | TYP  | MAX  | UNIT |
|-----|-------------------------------------|-----------------------------------------------------------------|------|------|------|------|
| 1   |                                     | 10M-bit transmit voltage output high level (V <sub>T10H</sub> ) | 2.2  | 2.5  | 2.8  | V    |
| 2   | P0_TX_P/P1_TX_P,<br>P0_TX_M/P1_TX_M | 10M-bit transmit voltage output mid level (V <sub>T10M</sub> )  |      | 0    |      | V    |
| 3   | 10_17_10/11_17_10                   | 10M-bit transmit voltage output low level (V <sub>T10L</sub> )  | -2.8 | -2.5 | -2.2 | V    |



Figure 5-16. Ethernet 10M-Bit TX

Table 5-15. Ethernet 100M-Bit TX Timing (See Figure 5-17)

| NO. |                                     | DESCRIPTION                                                       | MIN   | TYP | MAX   | UNIT |
|-----|-------------------------------------|-------------------------------------------------------------------|-------|-----|-------|------|
| 1   | D. T. D. T. D.                      | 100M-bit transmit voltage output high level (V <sub>T100H</sub> ) | 0.95  | 1   | 1.05  | V    |
| 2   | P0_TX_P/P1_TX_P,<br>P0_TX_M/P1_TX_M | 100M-bit transmit voltage output mid level (V <sub>T100M</sub> )  | -0.5  | 0   | 0.5   | V    |
| 3   | 10_17_10/11_17_10                   | 100M-bit transmit voltage output low level (V <sub>T100L</sub> )  | -1.05 | -1  | -0.95 | V    |
| 4   | t <sub>r(T100_m1)</sub>             | Rise time, 100M-bit transmit –1                                   | 3     | 4   | 5     | ns   |
| 5   | t <sub>r(T100_p1)</sub>             | Rise time, 100M-bit transmit 1                                    | 3     | 4   | 5     | ns   |
| 6   | t <sub>f(T100_p1)</sub>             | Fall time, 100M-bit transmit 1                                    | 3     | 4   | 5     | ns   |
| 7   | t <sub>f(T100_m1)</sub>             | Fall time, 100M-bit transmit –1                                   | 3     | 4   | 5     | ns   |
| 8   | t <sub>d(T100</sub> JITTER)         | Delay time, 100M-bit transmit jitter                              |       |     | 1.4   | ns   |





Figure 5–17. Ethernet 100M-Bit TX

Table 5-16. Ethernet 10M-Bit RX Timing (See Figure 5-18)

| NO. |                  | DESCRIPTION†                                                              | MIN | TYP | MAX | UNIT |
|-----|------------------|---------------------------------------------------------------------------|-----|-----|-----|------|
| 1   | P0_RX_P/P1_RX_P, | 10M-bit receive peak-to-peak voltage input squelch (V <sub>R10ppS</sub> ) |     | 300 |     | mV   |
| 2   | P0_RX_M/P1_RX_M  | 10M-bit receive peak-to-peak voltage input detect (V <sub>R10ppD</sub> )  |     | 585 |     | mV   |

<sup>&</sup>lt;sup>†</sup> The equalizer function in the PHY compensates for phase and amplitude distortion in the physical channel (magnetics, connectors, and CAT 5 cable). The signal can be restored for any good quality CAT 5 cable length between 1 m and 150 m. If the DC content of the signal is such that the low-frequency component falls below the low-frequency pole of the isolation transformer, then the droop characteristics of the transformer becomes significant, and baseline wander (BLW) on the received signal results. To prevent corruption of the received data, the PHY corrects for BLW and can receive the ANSI X3.263-1995 FDDI TP-PMD-defined killer packet with no bit errors.



Figure 5-18. Ethernet 10M-Bit RX

Table 5-17. Ethernet 100M-Bit RX Timing (See Figure 5-19)

| NO. |                  | DESCRIPTION <sup>†</sup>                                                           | MIN | TYP | MAX | UNIT |
|-----|------------------|------------------------------------------------------------------------------------|-----|-----|-----|------|
| 1   | P0_RX_P/P1_RX_P, | 100M-bit receive peak-to-peak voltage input undetectable (V <sub>R100ppOFF</sub> ) | 200 |     |     | mV   |
| 2   | P0_RX_M/P1_RX_M  | 100M-bit receive peak-to-peak voltage input detectable (V <sub>R100ppON</sub> )    |     | 300 |     | mV   |

<sup>&</sup>lt;sup>†</sup> The equalizer function in the PHY compensates for phase and amplitude distortion in the physical channel (magnetics, connectors, and CAT 5 cable). The signal can be restored for any good quality CAT 5 cable length between 1 m and 150 m. If the DC content of the signal is such that the low-frequency component falls below the low-frequency pole of the isolation transformer, then the droop characteristics of the transformer becomes significant, and baseline wander (BLW) on the received signal results. To prevent corruption of the received data, the PHY corrects for BLW and can receive the ANSI X3.263-1995 FDDI TP-PMD-defined killer packet with no bit errors.



Figure 5-19. Ethernet 100M-Bit RX

#### 5.9.2 MII

#### 5.9.2.1 MII TX Port

Table 5-18. Ethernet MII TX Port Timing Requirements<sup>†</sup> (See Figure 5-20)

| _   | _                             |                                                                              | -   | _   | -    |
|-----|-------------------------------|------------------------------------------------------------------------------|-----|-----|------|
| NO. |                               | DESCRIPTION <sup>†</sup>                                                     | MIN | MAX | UNIT |
| 1   | t <sub>c(MII_TX_CLK)1</sub>   | Cycle time, MII_P0_TX_CLK/MII_P1_TX_CLK (100 Base-T), $f_c = 25 \text{ MHz}$ | 40  |     | ns   |
| 2   | tw(MII_TX_CLK_H)1             | Pulse duration, MII_P0_TX_CLK/MII_P1_TX_CLK high (100 Base-T)                | 16  | 24  | ns   |
| 3   | tw(MII_TX_CLK_L)1             | Pulse duration, MII_P0_TX_CLK/MII_P1_TX_CLK low (100 Base-T)                 | 16  | 24  | ns   |
| 4   | t <sub>c(MII_TX_CLK)2</sub>   | Cycle time, MII_P0_TX_CLK/MII_P1_TX_CLK (10 Base-T), f <sub>c</sub> = 25 MHz | 400 |     | ns   |
| 5   | tw(MII_TX_CLK_H)2             | Pulse duration, MII_P0_TX_CLK/MII_P1_TX_CLK high (10 Base-T) <sup>‡</sup>    | 160 | 240 | ns   |
| 6   | t <sub>w(MII</sub> TX CLK L)2 | Pulse duration, MII_P0_TX_CLK/MII_P1_TX_CLK low (10 Base-T) <sup>‡</sup>     | 160 | 240 | ns   |

<sup>&</sup>lt;sup>†</sup> MII\_P0\_CRS, MII\_P1\_CRS, MII\_P0\_COL, and MII\_P1\_COL are driven asynchronously by the PHY. MII\_P0\_TX\_D[3:0] and MII\_P1\_TX\_D[3:0] are driven by the reconciliation sublayer synchronous to MII\_P0\_TX\_CLK and MII\_P1\_TX\_CLK, respectively. MII\_P0\_TX\_ENBL and MII\_P1\_TX\_ENBL are asserted and deasserted by the reconciliation sublayer synchronous to the rising edges of MII\_P0\_TX\_CLK and MII\_P1\_TX\_CLK, respectively.

Table 5–19. Ethernet MII TX Port Operating Characteristics Over Recommended Operating Conditions (Unless Otherwise Noted) (See Figure 5–20)

| NO. |             | DESCRIPTION <sup>†</sup>                                                                  | MIN | MAX | UNIT |
|-----|-------------|-------------------------------------------------------------------------------------------|-----|-----|------|
| 7   | Times Times | ay time, MII_P0_TX_CLK/MII_P1_TX_CLK↑ to<br>_P0_TX_D[3:0]/MII_P1_TX_D[3:0] valid          | 0   | 25  | ns   |
| 8   |             | ay time, MII_P0_TX_CLK/MII_P1_TX_CLK↑ to<br>_P0_TX_ENBL/MII_P1_TX_ENBL valid <sup>‡</sup> | 0   | 25  | ns   |
| 9   |             | ay time, MII_P0_TX_CLK/MII_P1_TX_CLK↑ to _P0_TX_ENBL/MII_P1_TX_ENBL invalid <sup>‡</sup>  | 0   | 25  | ns   |

<sup>&</sup>lt;sup>†</sup> MII\_P0\_CRS, MII\_P1\_CRS, MII\_P0\_COL, and MII\_P1\_COL are driven asynchronously by the PHY. MII\_P0\_TX\_D[3:0] and MII\_P1\_TX\_D[3:0] are driven by the reconciliation sublayer synchronous to MII\_P0\_TX\_CLK and MII\_P1\_TX\_CLK, respectively. MII\_P0\_TX\_ENBL and MII\_P1\_TX\_ENBL are asserted and deasserted by the reconciliation sublayer synchronous to the rising edges of MII\_P0\_TX\_CLK and MII\_P1\_TX\_CLK, respectively.

The timing shown in Table 5-19 represents the internal PHY disabled mode; all other modes are not covered.

<sup>&</sup>lt;sup>‡</sup> Specified by design



Figure 5-20. Ethernet MII TX Port

The timing shown in Table 5-18 represents the internal PHY disabled mode; all other modes are not covered.

<sup>&</sup>lt;sup>‡</sup> Specified by design

#### 5.9.2.2 MII RX Port

| Table 5–20. Ethernet MII RX Port Timing Requirements (See Figure 5–21) |
|------------------------------------------------------------------------|
|------------------------------------------------------------------------|

| NO. |                             | DESCRIPTION†                                                                                 | MIN | MAX | UNIT |
|-----|-----------------------------|----------------------------------------------------------------------------------------------|-----|-----|------|
| 1   | t <sub>c(MII_RX_CLK)1</sub> | Cycle time, MII_P0_RX_CLK/MII_P1_RX_CLK (100 Base-T), f <sub>c</sub> = 25 MHz                | 40  |     | ns   |
| 2   | tw(MII_RX_CLK_H)1           | Pulse duration, MII_P0_RX_CLK/MII_P1_RX_CLK high (100 Base-T)                                | 16  | 24  | ns   |
| 3   | tw(MII_RX_CLK_L)1           | Pulse duration, MII_P0_RX_CLK/MII_P1_RX_CLK low (100 Base-T)                                 | 16  | 24  | ns   |
| 4   | t <sub>c(MII_RX_CLK)2</sub> | Cycle time, MII_P0_RX_CLK/MII_P1_RX_CLK (10 Base-T), f <sub>c</sub> = 25 MHz                 | 400 |     | ns   |
| 5   | tw(MII_RX_CLK_H)2           | Pulse duration, MII_P0_RX_CLK/MII_P1_RX_CLK high (10 Base-T) <sup>‡</sup>                    | 160 | 240 | ns   |
| 6   | tw(MII_RX_CLK_L)2           | Pulse duration, MII_P0_RX_CLK/MII_P1_RX_CLK low (10 Base-T) <sup>‡</sup>                     | 160 | 240 | ns   |
| 7   | t <sub>su(MII_RX_D)</sub>   | Setup time, MII_P0_RX_D[3:0]/MII_P1_RX_D[3:0] valid before MII_P0_RX_CLK/MII_P1_RX_CLK↑      | 5   |     | ns   |
| 8   | t <sub>h(MII_RX_D)</sub>    | Hold time, MII_P0_RX_D[3:0]/MII_P1_RX_D[3:0] valid after MII_P0_RX_CLK/MII_P1_RX_CLK↑        | 5   |     | ns   |
| 9   | t <sub>su(MII_RX_DV)</sub>  | Setup time, MII_P0_RX_D[3:0]/MII_P1_RX_D[3:0] valid high before MII_P0_RX_CLK/MII_P1_RX_CLK/ | 5   |     | ns   |
| 10  | t <sub>h(MII_RX_DV)</sub>   | Hold time, MII_P0_RX_D[3:0]/MII_P1_RX_D[3:0] valid high after MII_P0_RX_CLK/MII_P1_RX_CLK↑   | 5   |     | ns   |
| 11  | t <sub>su(MII_RX_ERR)</sub> | Setup time, MII_P0_RX_ERR/MII_P1_RX_ERR valid before MII_P0_RX_CLK/MII_P1_RX_CLK↑            | 5   |     | ns   |
| 12  | th(MII_RX_ERR)              | Hold time, MII_P0_RX_ERR/MII_P1_RX_ERR valid after MII_P0_RX_CLK/MII_P1_RX_CLK↑              | 5   | _   | ns   |

<sup>&</sup>lt;sup>†</sup> MII\_P0\_CRS, MII\_P1\_CRS, MII\_P0\_COL, and MII\_P1\_COL are driven asynchronously by the PHY. MII\_P0\_RX\_D[3-0] and MII\_P1\_RX\_D[3-0] are driven by the PHY on the falling edge of MII\_P0\_RX\_CLK and MII\_P1\_RX\_CLK, respectively. MII\_P0\_RX\_D[3-0] and MII\_P1\_RX\_D[3-0] timing must be met during clock periods when MII\_P0\_RX\_DV and MII\_P1\_RX\_DV is asserted, respectively. MII\_P0\_RX\_DV and MII\_P1\_RX\_DV is asserted and deasserted by the PHY on the falling edge of MII\_P0\_RX\_CLK and MII\_P1\_RX\_CLK, respectively. MII\_P0\_RX\_ERR and MII\_P1\_RX\_ERR is driven by the PHY on the falling edge of MII\_P0\_RX\_CLK and MII\_P1\_RX\_CLK, respectively.

The timing shown in Table 5-20 represents the Internal PHY disabled mode; all other modes are not covered.

<sup>‡</sup> Specified by design



Figure 5-21. Ethernet MII RX Port

#### 5.9.3 MDIO

Table 5-21. Ethernet MDIO TX Operating Characteristics (See Figure 5-22)

| NO. | DESCRIPTION <sup>†</sup>     |                                              |     | TYP  | MAX | UNIT |
|-----|------------------------------|----------------------------------------------|-----|------|-----|------|
|     | f <sub>clock(MDIO_CLK)</sub> | Clock frequency, MII_MD_CLK                  |     |      | 8   | MHz  |
| 1   | t <sub>c(MDIO_CLK)</sub>     | Cycle time, MII_MD_CLK                       | 125 |      |     | ns   |
| 2   | t <sub>w(MDIO_CLK_H)</sub>   | Pulse duration, MII_MD_CLK high <sup>‡</sup> |     | 62.5 |     | ns   |
| 3   | t <sub>w(MDIO_CLK_L)</sub>   | Pulse duration, MII_MD_CLK low <sup>‡</sup>  |     | 62.5 |     | ns   |
| 4   | t <sub>d(MDIO TX D)</sub>    | Delay time, MII_MD_CLK↑ to MII_MD_IO valid‡  | 0   |      | 150 | ns   |

<sup>&</sup>lt;sup>†</sup> The MDIO may be configured in any one of the following modes:

- Internal TNETV1060 driver. The TNETV1060 may control up to 30 external MII devices in this mode.
- External driver. An external device may control the two internal TNETV1060 PHY devices.

<sup>&</sup>lt;sup>‡</sup> Specified by design



Figure 5-22. Ethernet MDIO TX

Table 5–22. Ethernet MDIO RX Operating Characteristics Over Recommended Operating Conditions (Unless Otherwise Noted) (See Figure 5–23)

| NO. |                             | DESCRIPTION†                                 | MIN | TYP  | MAX | UNIT |
|-----|-----------------------------|----------------------------------------------|-----|------|-----|------|
|     | f <sub>clockMDIO_CLK)</sub> | Clock frequency, MII_MD_CLK                  |     |      | 8   | MHz  |
| 1   | t <sub>c(MDIO_CLK)</sub>    | Cycle time, MII_MD_CLK                       | 125 |      |     | ns   |
| 2   | t <sub>w(MDIO_CLK_H)</sub>  | Pulse duration, MII_MD_CLK high <sup>‡</sup> |     | 62.5 |     | ns   |
| 3   | t <sub>w(MDIO_CLK_L)</sub>  | Pulse duration, MII_MD_CLK low <sup>‡</sup>  |     | 62.5 |     | ns   |
| 4   | t <sub>d(MDIO_RX_D)</sub>   | Delay time, MII_MD_IO valid to MII_MD_CLK↑‡  | 10  |      |     | ns   |
| 5   | t <sub>d(MDIO RX D)</sub>   | Delay time, MII_MD_CLK↑ to MII_MD_IO valid‡  | 5   |      |     | ns   |

<sup>&</sup>lt;sup>†</sup> The MDIO may be configured in any one of the following modes:

- Internal TNETV1060 driver. The TNETV1060 may control up to 30 external MII devices in this mode.
- External driver. An external device may control the two internal TNETV1060 PHY devices.

The timing shown in Table 5-22 represents the Internal TNETV1060 driver mode; all other modes are not covered.

<sup>&</sup>lt;sup>‡</sup> Specified by design



Figure 5-23. Ethernet MDIO RX

The timing shown in Table 5-21 represents the internal TNETV1060 driver mode; all other modes are not covered.

### 5.9.4 LED

Table 5–23. Ethernet LED Operating Characteristics Over Recommended Operating Conditions (Unless Otherwise Noted) (See Figure 5–24)

| NO. |                                | DESCRIPTION <sup>†</sup>                                 | MIN | MAX | UNIT |
|-----|--------------------------------|----------------------------------------------------------|-----|-----|------|
| 1   | t <sub>w(LED_100_1)</sub>      | Pulse duration, P0_100MB/P1_100MB high <sup>‡</sup>      | 64  |     | ms   |
| 2   | t <sub>w(LED_100_0)</sub>      | Pulse duration, P0_100MB/P1_100MB low <sup>‡</sup>       | 64  |     | ms   |
| 3   | t <sub>w(LED_LINK_1)</sub>     | Pulse duration, P0_LINK/P1_LINK high <sup>‡</sup>        | 64  |     | ms   |
| 4   | t <sub>w(LED_LINK_0)</sub>     | Pulse duration, P0_LINK/P1_LINK low <sup>‡</sup>         | 64  |     | ms   |
| 5   | t <sub>w(LED_ACTIVITY_1)</sub> | Pulse duration, P0_ACTIVITY/P1_ACTIVITY high‡            | 64  |     | ms   |
| 6   | t <sub>w(LED_ACTIVITY_0)</sub> | Pulse duration, P0_ACTIVITY/P1_ACTIVITY low <sup>‡</sup> | 128 |     | ms   |
| 7   | tw(LED_DUPLEX_1)               | Pulse duration, P0_FDUPLEX/P1_FDUPLEX high <sup>‡</sup>  | 64  |     | ms   |
| 8   | tw(LED DUPLEX 0)               | Pulse duration, P0_FDUPLEX/P1_FDUPLEX low <sup>‡</sup>   | 64  |     | ms   |

 $<sup>^{\</sup>dagger}$  All LED output drivers are 8 mA, with an internal pullup.

<sup>&</sup>lt;sup>‡</sup> Specified by design



Figure 5-24. Ethernet LED

## 5.10 McBSP Interface Timing

Table 5-24. McBSP Clock Operating Characteristics (See Figure 5-25)

| NO. |                                 | DESCRIPTION <sup>†</sup>                                                       |                                    | MIN | TYP                 | MAX    | UNIT               |
|-----|---------------------------------|--------------------------------------------------------------------------------|------------------------------------|-----|---------------------|--------|--------------------|
|     | f <sub>clock(CLKSRG_DSP)</sub>  | Clock frequency, CLKSRG, so                                                    | ource 1/2 DSP_CLK <sup>†#</sup>    |     |                     | 62.5   | MHz                |
| 1   | t <sub>c(CLKSRG_DSP)</sub>      | Cycle time, CLKSRG, source                                                     | 1/2 DSP_CLK#                       | 16  |                     |        | ns                 |
| 2   | t <sub>w(CLKSRG_DSP_H)</sub>    | Pulse duration, CLKSRG, sou                                                    | rce 1/2 DSP_CLK high#              |     | 8                   |        | ns                 |
| 3   | tw(CLKSRG_DSP_L)                | Pulse duration, CLKSRG, sou                                                    | rce 1/2 DSP_CLK low#               |     | 8                   |        | ns                 |
| 4   | t <sub>r(CLKSRG_DSP)</sub>      | Rise time, CLKSRG, source 1                                                    | /2 DSP_CLK#                        |     | 1                   |        | ns                 |
| 5   | t <sub>f</sub> (CLKSRG_DSP)     | Fall time, CLKSRG, source 1/                                                   | 2 DSP_CLK <sup>#</sup>             |     | 1                   |        | ns                 |
|     | f <sub>clock(CLKSRG_CLKX)</sub> | Clock frequency, CLKSRG, so                                                    | ource McBSP_CLK_TX#                |     |                     | 8.192  | MHz                |
| 6   | t <sub>c(CLKSRG_CLKX)</sub>     | Cycle time, CLKSRG, source                                                     | McBSP_CLK_TX#                      | 122 |                     |        | ns                 |
| 7   | tw(CLKSRG_CLKX_H)               | Pulse duration, CLKSRG, sou                                                    | rce McBSP_CLK_TX high#             |     | 61                  |        | ns                 |
| 8   | tw(CLKSRG_CLKX_L)               | Pulse duration, CLKSRG, sou                                                    | rce McBSP_CLK_TX low#              |     | 61                  |        | ns                 |
| 9   | t <sub>r(CLKSRG_CLKX)</sub>     | Rise time, CLKSRG, source N                                                    | /lcBSP_CLK_TX#                     |     |                     | 5      | ns                 |
| 10  | t <sub>f</sub> (CLKSRG_CLKX)    | Fall time, CLKSRG, source M                                                    |                                    |     | 5                   | ns     |                    |
| 10  | f <sub>clock(CLKSRG_CLKR)</sub> | Clock frequency, CLKSRG, so                                                    | ource McBSP_CLK_RX#                |     |                     | 8.192  | MHz                |
| 11  | t <sub>c(CLKSRG_CLKR)</sub>     | Cycle time, CLKSRG, source                                                     | McBSP_CLK_RX#                      | 122 |                     |        | ns                 |
| 12  | tw(CLKSRG_CLKR_H)               | Pulse duration, CLKSRG, sou                                                    | rce McBSP_CLK_RX high <sup>#</sup> |     | 61                  |        | ns                 |
| 13  | tw(CLKSRG_CLKR_L)               | Pulse duration, CLKSRG, sou                                                    | rce McBSP_CLK_RX low <sup>#</sup>  |     | 61                  |        | ns                 |
| 14  | t <sub>r(CLKSRG_CLKR)</sub>     | Rise time, CLKSRG, source N                                                    | /lcBSP_CLK_RX#                     |     |                     | 5      | ns                 |
|     | tf(CLKSRG_CLKR)                 | Fall time, CLKSRG, source M                                                    | cBSP_CLK_RX <sup>#</sup>           |     |                     | 5      | ns                 |
| 15  | f <sub>clock(CLKG_O)</sub>      | Clock frequency, CLKG, when used to drive<br>McBSP_CLK_TX and/or McBSP_CLK_RX# |                                    |     |                     | 8.192  | MHz                |
|     | f <sub>clock(CLKG_I)</sub>      | Clock frequency, CLKG, when used for internal synchronization#                 |                                    |     |                     | 62.5   |                    |
|     |                                 | Cycle time, CLKG#                                                              | 1                                  | Χ‡  | 256                 | CLK_1§ |                    |
| 16  | t <sub>c(CLKG)</sub>            | External, driving McBSP_CLK                                                    | C_TX and/or McBSP_CLK_RX#          | 122 |                     |        |                    |
|     | Inte                            | Internal use only, used for syr                                                | nchronization and may run faster#  | 16  |                     |        | ns                 |
|     |                                 | D. I. II. 0110111                                                              | When X is even#                    | 0.5 | (X/2)t              | 128    | 0114               |
| 17  | t <sub>w(CLKG_H)</sub> Pul      | Pulse duration, CLKG high When X is odd and greater than                       | When X is odd and greater than 1#  |     | $(^{X}/_{2})_{t}+1$ |        | CLK_1              |
| 18  | t <sub>w(CLKG_L)</sub>          | Pulse duration, CLKG low#                                                      |                                    | 0.5 | $(^{X}/_{2})_{t}$   | 128    | CLK_1              |
| 19  | t <sub>w(FSG_P)</sub>           | Pulse duration, FSG pulse wid                                                  | dth#                               | 1   | _                   | 256    | CLK_2 <sup>¶</sup> |
| 20  | t <sub>w(FSG W)</sub>           | Pulse duration, FSG period#                                                    |                                    | 1   |                     | 4096   | CLK_2              |

<sup>†</sup> Programmable clock source: Either McBSP\_CLK\_TX, McBSP\_CLK\_RX, or 1/2 DSP\_CLK may become the clock source, dependent on the state of the DSP\_McBSP\_EXT (SRGR) and DSP\_McBSP\_EXT (PCR) registers.

‡ X: The total number of programmable clock-source periods defined in the DSP\_McBSP\_EXT (SRGR) register bits CLKGDV. The value X is

<sup>(</sup>CLKDV + 1). In addition, the value  $(\frac{X}{2})_t$  is  $(\frac{1}{2}(CLKDV + 1))$  truncated, except when CLKDV is 1.

<sup>§</sup> CLK\_1: Clock periods based on the programmable clock source

<sup>¶</sup> CLK 2: Clock periods based on CLKG

<sup>#</sup> Specified by design



- NOTES: A. When CLKR and FSR are not used as inputs, then they may be outputs generated by CLKG and FSG, with polarity defined by CLKRP and FSRP.
  - B. When CLKX and FSX are not used as inputs, then they may be outputs generated by CLKG and FSG, with polarity defined by CLKXP and FSXP.
  - C. Configured as an output, with FSGM = 0b, allowing an FSX on load of the serial transmit register

Figure 5-25. McBSP Clock

Table 5-25. McBSP Transmit Timing (See Figure 5-26)

| NO. |                                                                                          | DESCRIPTION                                                          | CLKX   | MIN  | MAX   | UNIT |
|-----|------------------------------------------------------------------------------------------|----------------------------------------------------------------------|--------|------|-------|------|
|     |                                                                                          | Delay time MaDOD OLK TYTE authorized MaDOD TO TYTe It                | Input  | 5    | 22    |      |
| , I | t <sub>d(FSX_OUT)</sub> Delay time, McBSP_CLK_TX                                         | Delay time, McBSP_CLK_TX↑ to outbound McBSP_FS_TX↑ or ↓‡             | Output | 1    | 6     | ns   |
|     |                                                                                          | Delay time, McBSP_CLK_TX↑ to first McBSP_D_TX bit valid when         | Input  | 2P+5 | 2P+22 |      |
| 2   | td(DX_DXENA) DXENA is enabled†‡                                                          | Output                                                               | 2P+1   | 2P+6 | ns    |      |
|     | t <sub>d(DX_V)</sub> Delay time, McBSP_CLK_TX↑ to next McBSP_D_TX bit valid <sup>‡</sup> | Date than Margon Olik Tythis as IMargon D Tythis abid                | Input  | 5    | 22    |      |
| 3   |                                                                                          | Output                                                               | 1      | 6    | ns    |      |
| _   |                                                                                          | Delay time, McBSP_CLK_TX active to McBSP_D_TX high impedance (Z)     | Input  | 5    | 22    |      |
| 4   | t <sub>d(DX_I)</sub>                                                                     | after last bit <sup>‡</sup>                                          | Output | 1    | 6     | ns   |
| _   |                                                                                          | Catura times into and Mapon FO TV high hadres Mapon OLK TV           | Input  | 5    |       |      |
| 5   | t <sub>su(FSX_IN)</sub>                                                                  | u(FSX_IN) Setup time, inbound McBSP_FS_TX high before McBSP_CLK_TX↓‡ | Output | 22   |       | ns   |
|     |                                                                                          | Held time inhamed Mapon FO TV high after Mapon OLK TV                | Input  | 5    |       |      |
| 6   | th(FSX_IN)                                                                               | Hold time, inbound McBSP_FS_TX high after McBSP_CLK_TX↓‡             | Output | 10   |       | ns   |

<sup>&</sup>lt;sup>†</sup> When enabled, the DXENA bit in the DSP\_McBSP\_EXT (SPCR) register provides a two-clock-period (P) delay before the first data bit exits on McBSP\_D\_TX. Subsequent bits exit without the delay. The value P is one 1/2 DSP\_CLK period.

<sup>&</sup>lt;sup>‡</sup> Specified by design



NOTES: A. McBSP\_FS\_TX polarity may be inverted with the FSXP register bit.

- B. McBSP\_CLK\_TX polarity may be inverted with the CLKXP register bit. All timing references are also inverted.
- C. McBSP\_FS\_TX polarity may be inverted with the FSXP register bit.

Figure 5-26. McBSP Transmit

Table 5-26. McBSP Receive Timing (See Figure 5-27)

| NO. | DESCRIPTION                                                                                    | CLKX   | MIN | MAX | UNIT |
|-----|------------------------------------------------------------------------------------------------|--------|-----|-----|------|
|     | UESR OUT) Delay time, McBSP CLK RX↑ to McBSP FS RX↑/↓†                                         | Input  | 5   | 22  |      |
| ı   | t <sub>d(FSR_OUT)</sub> Delay time, McBSP_CLK_RX↑ to McBSP_FS_RX↑/↓↑                           | Output | 1   | 6   | ns   |
|     | t Coting time inhamed MaDCD TO DV high hefers MaDCD CLV DV I                                   | Input  | 5   |     |      |
| 2   | $t_{su(FSR\_IN)}$ Setup time, inbound McBSP_FS_RX high before McBSP_CLK_RX $\downarrow$ †      | Output | 22  |     | ns   |
|     | $t_{h(FSR\ IN)}$ Hold time, inbound McBSP FS RX high after McBSP CLK RX $\downarrow^{\dagger}$ | Input  | 5   |     |      |
| 3   | th(FSR_IN) Hold time, inbound McBSP_FS_RX high after McBSP_CLK_RX↓                             | Output | 10  |     | ns   |
|     | A Cation Since inhound Mapon D. DV solid hefers Mapon CLIV DV                                  | Input  | 5   |     |      |
| 4   | Setup time, inbound McBSP_D_RX valid before McBSP_CLK_RX\ <sup>†</sup>                         | Output | 22  |     | ns   |
| 5   | t <sub>h(DR)</sub> Hold time, inbound McBSP_D_RX valid after McBSP_CLK_RX↓†                    | Input  | 5   |     | 20   |
| 5   | Hold time, inbound McBSP_D_RX valid after McBSP_CLK_RX↓ <sup>†</sup>                           | Output | 10  |     | ns   |

<sup>†</sup> Specified by design



NOTES: A. McBSP\_FS\_RX polarity may be inverted with the FSRP register bit.

- B. McBSP\_CLK\_RX polarity may be inverted with the CLKRP register bit. All timing references are also inverted.
- C. McBSP\_FS\_RX polarity may be inverted with the FSRP register bit.

Figure 5-27. McBSP Receive

#### 5.10.1 SPI Mode

Table 5-27. McBSP SPI Mode Master Timing (See Figure 5-28)

| NO.            |                                | DESCRIPTION <sup>†</sup>                                       | MIN | MAX   | UNIT               |
|----------------|--------------------------------|----------------------------------------------------------------|-----|-------|--------------------|
|                | f <sub>clock(SIP_M_CLKG)</sub> | Clock frequency, CLKG <sup>‡#</sup>                            |     | 8.192 | MHz                |
| _              |                                | 0.45.15 01.40#                                                 | 122 |       | ns                 |
| 7              | t <sub>c</sub> (SPI_M_CLKG)    | _CLKG) Cycle time, CLKG#                                       | 2   |       | CLK_1§             |
| 2 <sup>†</sup> | t <sub>d(SPI_M_FSX_A)</sub>    | Delay time, CLKG↑ to McBSP_FS_TX↓#                             | 1   | 6     | ns                 |
| 3              | t <sub>d(SPI_M_FSX_I)</sub>    | Delay time, CLKG↑ to McBSP_FS_TX↑#                             | 1   | 6     | ns                 |
| 4              | t <sub>d(SPI_M_DX_D)</sub>     | Delay time, CLKG↓ to McBSP_D_TX valid driven#                  | 1   | 6     | ns                 |
| 5              | t <sub>d(SPI_M_DX_V)</sub>     | Delay time, McBSP_CLK_TX↓ to McBSP_D_TX valid <sup>#</sup>     | 1   | 6     | ns                 |
| 6              | t <sub>d(SPI_M_DX_I)</sub>     | Delay time, McBSP_CLK_TX↓ to McBSP_D_TX invalid#               | 1   | 6     | ns                 |
| 7              | t <sub>su(SPI_M_DR)</sub>      | Setup time, McBSP_D_RX valid before McBSP_CLK_TX <sup>†#</sup> | 22  |       | ns                 |
| 8              | t <sub>h(SPI_M_DR)</sub>       | Hold time, McBSP_D_RX valid after McBSP_CLK_TX <sup>†#</sup>   | 10  |       | ns                 |
| 9              | tw(SPI M FSX 2)                | Pulse duration, McBSP_FS_TX high#                              | 2   |       | CLK_2 <sup>¶</sup> |

<sup>&</sup>lt;sup>†</sup> SPI mode master: The McBSP is run in clock stop mode, with the McBSP providing clock timing through the internal generator (CLKG). The signals McBSP\_CLK\_TX, McBSP\_FS\_TX, and McBSP\_D\_TX are all outputs. The signal McBSP\_D\_RX is an input. The signals McBSP\_CLK\_RX and McBSP\_SRX are not used, with McBSP\_CLK\_RX driven internally by McBSP\_CLK\_FX through an automatic connection.

<sup>&</sup>lt;sup>‡</sup> The master clock polarity and delay are programmable, with the outcome shown in Figure 5–28.

<sup>§</sup> CLK\_1: Clock periods based on 1/2 DSP\_CLK

<sup>¶</sup> CLK\_2: Clock periods based on CLKG

<sup>#</sup> Specified by design



Figure 5-28. McBSP SPI Mode Master

| NO. |                                | DESCRIPTION†                                                                    | MIN  | MAX     | UNIT               |
|-----|--------------------------------|---------------------------------------------------------------------------------|------|---------|--------------------|
|     | f <sub>clock(SPI_S_CLKX)</sub> | Clock frequency, McBSP_CLK_TX, from master <sup>‡  </sup>                       |      | 3.90625 | MHz                |
| 1   | t <sub>c(SPI_S_CLKX)</sub>     | Cycle time, McBSP_CLK_TX, from master                                           | 256  |         | ns                 |
| 1   | t <sub>c(SPI_S_CLKG)</sub>     | Cycle time, CLKG, inside slave                                                  | 16   |         | CLK_1 <sup>¶</sup> |
| 2   | th(SPI_S_CLKX_A)               | Hold time, McBSP_FS_TX low before first McBSP_CLK_TX transition <sup>↑§  </sup> | 20   |         | ns                 |
| 3   | t <sub>d</sub> (SPI_S_DX_A)    | Delay time, McBSP_FS_TX↓ to McBSP_D_TX valid driven                             | 3P+5 | 5P+22   | ns                 |
| 4   | t <sub>d(SPI_S_DX_V)</sub>     | Delay time, McBSP_CLK_TX↑ to McBSP_D_TX valid                                   | 3P+5 | 3P+22   | ns                 |
| 5   | t <sub>d(SPI_S_DX_I)</sub>     | Delay time, McBSP_CLK_TX↓ to McBSP_D_TX invalid released                        | 3P+5 | 3P+22   | ns                 |
| 6   | t <sub>su(SPI_S_DR)</sub>      | Setup time, McBSP_D_RX valid before McBSP_CLK_TX $\downarrow \parallel$         | 5    |         | ns                 |
| 7   | t <sub>h(SPI_S_DR)</sub>       | Hold time, McBSP_D_RX valid after McBSP_CLK_TX↓                                 | 5    |         | ns                 |
| 8   | tw(SPI S FSX 2)                | Pulse duration, McBSP_FS_TX high, minimum idle duration                         | 2    |         | CLK_2#             |

<sup>&</sup>lt;sup>†</sup> SPI mode slave: The McBSP is run in clock stop mode with the external device performing all master functions. The signal McBSP\_D\_TX is an output. The signals McBSP\_CLK\_TX, McBSP\_FS\_TX, and McBSP\_D\_RX are all inputs. The signals McBSP\_CLK\_RX and McBSP\_FS\_RX are not used, with McBSP\_CLK\_RX driven internally by McBSP\_CLK\_FX through an automatic connection. Even though the external master device provides the clock through McBSP\_CLK\_TX, the internal clock generator must be activated and programmed to divide-by-two of the 1/2 DSP\_CLK to provide proper synchronization.

Specified by design



Figure 5-29. McBSP SPI Mode Slave

<sup>&</sup>lt;sup>‡</sup> Delay: In slave mode, the delay feature has no meaning and should not be programmed.

<sup>§</sup> Clock polarity: The clock polarity is programmable, with the outcome shown in Figure 5–29.

<sup>¶</sup> CLK\_1: Clock periods based on 1/2 DSP\_CLK

<sup>#</sup> CLK 2: Clock periods based on CLKG

## 5.11 Line Codec Interface Timing

#### 5.11.1 PCM

Table 5-29. Line Codec Interface PCM Timing (See Figure 5-30)

| NO. |                                  | DESCRIPTION                                                           | DESCRIPTION     | MIN   | TYP                                          | MAX    | UNIT               |
|-----|----------------------------------|-----------------------------------------------------------------------|-----------------|-------|----------------------------------------------|--------|--------------------|
|     | f <sub>clock</sub> (TELE_CLK_I)  | Clock frequency, TELE_CLK_I (programmable clock source) <sup>†#</sup> |                 |       |                                              | 75     | MHz                |
| 1   | tc(TELE_CLK_I)                   | Cycle time, TELE_CLK_I <sup>#</sup>                                   |                 | 13.33 |                                              |        | ns                 |
| 2   | tw(TELE_CLK_I_H)                 | Pulse duration, TELE_CLK_I high#                                      |                 | 6     |                                              |        | ns                 |
| 3   | tw(TELE_CLK_I_L)                 | Pulse duration, TELE_CLK_I low#                                       |                 | 6     |                                              |        | ns                 |
|     | f <sub>clock(HALF_DSP_CLK)</sub> | Clock frequency, 1/2 DSP_CLK (programmable clock source)#             |                 |       |                                              | 62.5   | MHz                |
| 4   | t <sub>c(HALF_DSP_CLK)</sub>     | Cycle time, 1/2 DSP_CLK#                                              |                 | 16    |                                              |        | ns                 |
| 5   | tw(HALF_DSP_CLK_H)               | Pulse duration, 1/2 DSP_CLK high#                                     |                 | 7     |                                              |        | ns                 |
| 6   | tw(HALF_DSP_CLK_L)               | Pulse duration, 1/2 DSP_CLK low#                                      |                 | 7     |                                              |        | ns                 |
|     | fclock(TELE_CLK_O)               | Clock frequency, TELE_CLK_O#                                          |                 |       |                                              | 37.5   | MHz                |
| _   |                                  |                                                                       |                 | 26.67 |                                              |        | ns                 |
| 7   | t <sub>c</sub> (TELE_CLK_O)      | Cycle time, TELE_CLK_O#                                               |                 | 2     | X <sup>‡</sup>                               | 4096   | CLK_1§             |
|     |                                  | When                                                                  | When X is even# | 1     | ( <sup>X</sup> / <sub>2</sub> ) <sub>t</sub> | 2048   | 0114.4             |
| 8   | tw(TELE_CLK_O _H)                | Pulse duration, TELE_CLK_O, high                                      | When X is odd#  |       | $((^{X}/_{2})_{t}+1)$                        |        | CLK_1              |
| 9   | tw(TELE_CLK_O_L)                 | Pulse duration, TELE_CLK_O, low#                                      |                 | 1     | ( <sup>X</sup> / <sub>2</sub> ) <sub>t</sub> | 2048   | CLK_1              |
| 10  | tw(TELE_FS_L)                    | Pulse duration, TELE_FS, low#                                         |                 | 1     |                                              | 16,383 | CLK_2 <sup>¶</sup> |
| 11  | t <sub>d(TELE_FS)</sub>          | Delay time, TELE_CLK_O↑ to TELE_FS↑/↓#                                |                 | 1     |                                              | 15     | ns                 |

<sup>&</sup>lt;sup>†</sup> Programmable clock source: Either TELE\_CLK\_I or 1/2 DSP\_CLK may become the clock source, dependent on the state of the DSP\_TELE (PCM\_CTRL\_2) register.

<sup>#</sup> Specified by design



Figure 5-30. Line Codec Interface PCM

<sup>\*</sup>X: The total number of programmable clock source periods defined in the DSP\_TELE (PCM\_CTRL\_1) register bits PCM\_CLK\_DIV. The value X is (PCM\_CLK\_DIV + 1), with zero invalid. In addition, the value (X/2)t is [1/2(PCM\_CLK\_DIV + 1)] truncated.

<sup>§</sup> CLK\_1: Clock periods based on the programmable clock source

<sup>¶</sup> CLK\_2: Clock periods based on TELE\_CLK\_O

#### 5.11.2 Serial Port

Figures 5–31 and 5–32 show a 4-bit serial data transfer, while valid data transfer sizes may be from 1 to 16 bits, dependent on the state of the DATA\_LEN bits in the DSP\_TELE (SERIAL\_CTRL\_1) register.

Table 5-30. Line Codec Interface Serial Port Timing (See Figures 5-31 and 5-32)

| NO. |                                                 | DESCRIPTION                                                  |                | MIN                   | TYP                | MAX    | UNIT  |
|-----|-------------------------------------------------|--------------------------------------------------------------|----------------|-----------------------|--------------------|--------|-------|
|     | f <sub>clock(TELE_DCLK)</sub>                   | Clock frequency, TELE_DCLK                                   |                |                       |                    | 31.25  | MHz   |
| 4   | 4 I O de l'on TELE DOLL                         |                                                              |                | 32                    |                    |        | ns    |
|     | t <sub>c(TELE_DCLK)</sub> Cycle time, TELE_DCLK | 2                                                            | Χţ             | 65,536                | Clock <sup>‡</sup> |        |       |
| 2   |                                                 | Dulas duration TELE DOLK high                                | When X is even | 1                     | $(^{X}/_{2})_{t}$  | 32,782 | Clock |
|     | ¹w(TELE_DCLK_H)                                 | tw(TELE_DCLK_H) Pulse duration, TELE_DCLK high When X is odd | 1              | $((^{X}/_{2})_{t}+1)$ | 32,782             | Clock  |       |
| 3   | t <sub>w(TELE_DCLK_L)</sub>                     | Pulse duration, TELE_DCLK low                                |                | 1                     | $(^{X}/_{2})_{t}$  | 32,782 | Clock |
| 4   | t <sub>d(TELE_DO_D)</sub>                       | Delay time, TELE_DCLK↑ to TELE_DO valid (drive               | en)            | 1                     |                    | 15     | ns    |
| 5   | t <sub>d(TELE_DO_R)</sub>                       | Delay time, TELE_DCLK↑ to TELE_DO invaild (rele              | eased)         | 1                     |                    | 15     | ns    |
| 6   | t <sub>d</sub> (TELE_DO_V)                      | Delay time, TELE_DCLK↑ to TELE_DO data bit inv               | alid /         | 1                     |                    | 15     | ns    |
| 7   | t <sub>d(TELE_DI)1</sub> §                      | Delay time, TELE_DI valid to TELE_DCLK↑                      |                | 8                     |                    |        | ns    |
| 8   | t <sub>d(TELE_DO)1</sub> §                      | Delay time, TELE_DO valid to TELE_DCLK↑                      |                | 8                     |                    |        | ns    |
| 9   | t <sub>d(TELE_DI)2</sub>                        | Delay time, TELE_DI valid after TELE_DCLK↑ to T              | ELE_DI invalid | 4                     |                    |        | ns    |
| 10  | t <sub>d(TELE_DO)2</sub>                        | Delay time, TELE_DCLK↑ to TELE_DO invalid                    |                | 4                     |                    |        | ns    |
| 11  | t <sub>d</sub> (TELE_CS_A)                      | Delay time, TELE_DCLK↑ to TELE_CS↓                           |                | 1                     |                    | 15     | ns    |
| 12  | t <sub>d(TELE_CS_I)</sub>                       | Delay time, TELE_DCLK↑ to TELE_CS↑                           |                | 1                     |                    | 15     | ns    |
| 13  | t <sub>d(TELE_DI_ST)</sub>                      | Delay time, TELE_DCLK↑ to TELE_DI valid (read s              | start)         | 1                     |                    | 15     | ns    |
| 14  | t <sub>d(TELE_DO_ST)</sub>                      | Delay time, TELE_DCLK↑ to TELE_DO valid (read                | start)         | 1                     |                    | 15     | ns    |
| 15  | t <sub>d(TELE_DI_SP)</sub>                      | Delay time, TELE_DCLK↑ to TELE_DI invalid (read              | d stop)        | 1                     |                    | 15     | ns    |
| 16  | t <sub>d(TELE DO SP)</sub>                      | Delay time, TELE_DCLK↑ to TELE_DO invalid (rea               | ad stop)       | 1                     |                    | 15     | ns    |

<sup>&</sup>lt;sup>†</sup> X: The total number of 1/2 DSP\_CLK clock divider values defined in the DSP\_TELE (SERIAL\_CTRL\_1) register bits CLK\_DIV. The value X is (CLK\_DIV + 1), with zero invalid. In addition, the value (X/<sub>2</sub>)<sub>t</sub> is [1/2(CLK\_DIV + 1)] truncated.

<sup>&</sup>lt;sup>‡</sup> Clock: One unit of clock period where the clock source is defined as 1/2 DSP\_CLK

<sup>§</sup> Bidirectional mode: The serial data input source on reads may be TELE\_DI or TELE\_DO, depending on the state of the D\_MODE bit in the DSP\_TELE (SERIAL\_CTRL\_1) register.



Figure 5-31. Line Codec Interface Serial Port Write



Figure 5-32. Line Codec Interface Serial Port Read

#### 5.11.3 In

Table 5-31. Line Codec Interface Ring Timing (See Figure 5-33)<sup>†</sup>

| NO. | DESCRIPTION                                      |                          |      | MAX   | UNIT               |
|-----|--------------------------------------------------|--------------------------|------|-------|--------------------|
| 1   | $t_{w(RING\_PRESCALE\_CLK)}$ Pulse duration, rir | ng prescale clock period | 2    | 8192  | CLK_1 <sup>‡</sup> |
| 2   | t <sub>w(RING CLK)</sub> Pulse duration, rir     | ng clock one-half period | 1 65 | 5,535 | CLK_2§             |

<sup>†</sup> TELE RINGIN1/TELE RINGIN2/TELE RINGIN3/TELE RINGIN4 signals are enabled through DSP TELE(RINGIN).

<sup>§</sup> CLK\_2: One ring prescalar clock period defined above. The ring prescalar clock is programmed through the universal timer register DSP\_TELE (CTRL). The ring clock is programmed through the universal timer register DSP\_TELE (LOAD), with a value larger than zero.



Figure 5-33. Line Codec Interface Ring

<sup>‡</sup> CLK 1: One 1/2 DSP\_CLK period

## 5.12 UART Interface Timing

## Table 5-32. UART Timing (See Figure 5-34)†

| NO. |                             | DESCRIPTION                                                                      | MIN            | MAX                       | UNIT |
|-----|-----------------------------|----------------------------------------------------------------------------------|----------------|---------------------------|------|
|     | BAUD                        | BAUD rate <sup>‡§</sup>                                                          | 1200           | 256000                    | BAUD |
|     | f <sub>clock(DIV_CLK)</sub> | Clock frequency, DIV_CLK <sup>‡¶</sup>                                           |                | 82.5                      | MHz  |
| 1   | t <sub>c(DIV_CLK)</sub>     | Cycle time, divider clock <sup>‡</sup>                                           | 12.12          |                           | ns   |
| 2   | t <sub>d(UART_TX_P)</sub>   | Delay time, UART_TX pause between stop and start UART_CTS transfers <sup>‡</sup> | $t_c \times 0$ |                           | ns   |
| 3   | t <sub>d(UART_CTS_I)</sub>  | Delay time, UART_CTS↑ to middle of stop bit <sup>‡</sup>                         |                | 16                        | ns   |
| 4   | t <sub>d(UART_CTS_A)</sub>  | Delay time, UART_CTS↓ to UART_TX start bit↓ <sup>‡</sup>                         |                | $t_c \times 25$           | ns   |
| 5   | t <sub>d(UART_RX_P)</sub>   | Delay time, UART_RX pause between stop and start UART_RTS transfers <sup>‡</sup> | $t_c \times 0$ |                           | ns   |
| 6   | t <sub>d</sub> (UART_RTS_I) | Delay time, middle of stop bit on UART_RX (RX_FIFO trigger active) to UART_RTS↑‡ |                | $t_{\text{c}}\!\times\!3$ | ns   |
| 7   | t <sub>d(UART RTS A)</sub>  | Delay time, RX FIFO trigger reset to UART_RTS↓ <sup>‡</sup>                      |                | $t_c \times 4$            | ns   |

<sup>&</sup>lt;sup>†</sup> Auto flow: Through the UART (MODEM\_CTRL) register, the UART may be set for auto flow. In auto-flow mode, the UART may transmit data on UART\_TX whenever UART\_CTS is active. In addition, the UART must be ready to receive data on UART\_RX, as long as the UART is holding UART\_RTS active.

<sup>‡</sup> Specified by design

<sup>§</sup> BAUD rate: BAUD rate is created from the DIV CLK, further divided by the fixed value 16.

<sup>&</sup>lt;sup>1</sup> Divider clock: This DIV\_CLK value is created by dividing the VBUS\_CLK frequency by the DLH and DLL values found in the UART (DIV\_LATCH\_LSB) and UART (DIV\_LATCH\_MSB) register set.



Figure 5-34. UART

## 5.13 LCD Interface Timing

## 5.13.1 LCD Interface Display Driver (LIDD Mode)

Each LIDD-mode chip select is provided with a control register that allows individual adjustment of the write timing parameters (W\_SU, W\_STROBE, and W\_HOLD), read timing parameters (R\_SU, R\_STROBE, and R\_HOLD), and chip select delay timing (CS\_DELAY).

- E0 provided on LCD BIAS E0, register LCD (LIDD CS0 CONFIG)
- E1 provided on LCD\_E1, register LCD (LIDD\_CS1\_CONFIG)

Table 5-33. LCD LIDD Mode Timing (See Figures 5-35 Through 5-42)

| NO. |                              | DESCRIPTION                                                           | MIN   | MAX | UNIT |
|-----|------------------------------|-----------------------------------------------------------------------|-------|-----|------|
|     | f <sub>clock(LIDD_CLK)</sub> | Clock frequency, LIDD_CLK <sup>†</sup>                                |       | 75  | MHz  |
| 1   | t <sub>c(LIDD_CLK)</sub>     | Cycle time, LIDD_CLK                                                  | 13.33 |     | ns   |
| 2   | t <sub>w(LIDD_CLK_H)</sub>   | Pulse duration, LIDD_CLK high                                         | 6     |     | ns   |
| 3   | t <sub>w(LIDD_CLK_L)</sub>   | Pulse duration, LIDD_CLK low                                          | 6     |     | ns   |
| 4   | t <sub>d(LCD_D_V)</sub>      | Delay time, LIDD_CLK↑ to LCD_D[15:0] valid (write)                    | 1     | 7   | ns   |
| 5   | t <sub>d(LCD_D_I)</sub>      | Delay time, LIDD_CLK↑ to LCD_D[15:0] invalid (write)                  | 1     | 7   | ns   |
| 6   | t <sub>d(LCD_E_A)</sub>      | Delay time, LIDD_CLK↑ (LCD_E1)↑ to LCD_BIAS_E0 or LCD_E1↓‡            | 1     | 7   | ns   |
| 7   | t <sub>d(LCD_E_I)</sub>      | Delay time, LIDD_CLK↑ (LCD_E1)↑ to LCD_BIAS_E0 or LCD_E1↑‡            | 1     | 7   | ns   |
| 8   | t <sub>d(LCD_A_A)</sub>      | Delay time, LIDD_CLK↑ to LCD_VSYNC_A↓                                 | 1     | 7   | ns   |
| 9   | t <sub>d(LCD_A_I)</sub>      | Delay time, LIDD_CLK↑ to LCD_VSYNC_A↑                                 | 1     | 7   | ns   |
| 10  | t <sub>d(LCD_W_A)</sub>      | Delay time, LIDD_CLK↑ to CCD_HSYNC_W↓                                 | 1     | 7   | ns   |
| 11  | t <sub>d(LCD_W_I)</sub>      | Delay time, LIDD_CLK↑ to CCD_HSYNC_W↑                                 | 1     | 7   | ns   |
| 12  | t <sub>d(LCD_STRB_A)</sub>   | Delay time, LIDD_CLK↑ (LCD_E1)↑ to LCD_PIXEL_STRB↑                    | 1     | 7   | ns   |
| 13  | t <sub>d(LCD_STRB_I)</sub>   | Delay time, LIDD_CLK↑ (LCD_E1)↑ to LCD_PIXEL_STRB↓                    | 1     | 7   | ns   |
| 14  | t <sub>d(LCD_D_Z)</sub>      | Delay time, LIDD_CLK↑ (LCD_E1)↑ to LCD_D[15:0] in 3-state Z           | 1     | 7   | ns   |
| 15  | t <sub>d(Z_LCD_D)</sub>      | Delay time, LIDD_CLK↑ (LCD_E1)↑ to LCD_D[15:0] (valid from 3-state Z) | 1     | 7   | ns   |
| 16  | t <sub>su(LCD_D)</sub>       | Setup time, LCD_D[15:0] valid before LIDD_CLK (LCD_E1)↑               | 7     |     | ns   |
| 17  | t <sub>h(LCD D)</sub>        | Hold time, LCD_D[15:0] valid after LIDD_CLK (LCD_E1)↑                 | 2     |     | ns   |

<sup>&</sup>lt;sup>†</sup> The LIDD clock is available on LCD\_E1 when operating the LIDD in 6800 synchronous mode and 8080 synchronous mode, but is not available externally in HD44780 mode. LIDD mode selects are provided in the LCD (LIDD\_CTRL) register.

<sup>&</sup>lt;sup>‡</sup> Control signal polarity: The active polarity of the control signals (LCD\_BIAS\_E0, LCD\_E1, LCD\_VSYNC\_A, LCD\_HSYNC\_W, and LCD\_PIXEL\_STRB) is individually programmable in LIDD mode through the LCD (LIDD\_CTRL) register.

#### 5.13.1.1 HD44780 Write



Figure 5-35. Character Display HD44780 Write

#### 5.13.1.2 HD44780 Read



Figure 5-36. Character Display HD44780 Read

#### 5.13.1.3 6800 Write



Figure 5-37. Micro-Interface Graphic Display 6800 Write

#### 5.13.1.4 6800 Read



Figure 5-38. Micro-Interface Graphic Display 6800 Read

## 5.13.1.5 6800 Status



Figure 5-39. Micro-Interface Graphic Display 6800 Status

#### 5.13.1.6 8080 Write



Figure 5-40. Micro-Interface Graphic Display 8080 Write

#### 5.13.1.7 8080 Read



Figure 5-41. Micro-Interface Graphic Display 8080 Read

#### 5.13.1.8 8080 Status



Figure 5-42. Micro-Interface Graphic Display 8080 Status

#### 5.13.2 Raster Mode

Table 5-34. LCD Raster Mode Timing (See Figures 5-43 Through 5-47)

| NO. |                              | DESCRIPTION                                                | MIN   | MAX  | UNIT |
|-----|------------------------------|------------------------------------------------------------|-------|------|------|
|     | fclock(PIXEL_CLK)            | Clock frequency, pixel clock <sup>†</sup>                  |       | 37.5 | MHz  |
| 1   | t <sub>c(PIXEL_CLK)</sub>    | Cycle time, pixel clock                                    | 26.67 |      | ns   |
| 2   | tw(PIXEL_CLK_H)              | Pulse duration, pixel clock high <sup>‡</sup>              | 10    |      | ns   |
| 3   | tw(PIXEL_CLK_L)              | Pulse duration, pixel clock low                            | 10    |      | ns   |
| 4   | t <sub>d(LCD_D_V)</sub>      | Delay time, LCD_PIXEL_STRB↑ to LCD_D[15:0] valid (write)§  | 1     | 7    | ns   |
| 5   | t <sub>d(LCD_D_IV)</sub>     | Delay time, LCD_PIXEL_STRB↑ to LCD_D[15:0] invalid (write) | 1     | 7    | ns   |
| 6   | t <sub>d</sub> (LCD_BIAS_A)  | Delay time, LCD_PIXEL_STRB↓ to LCD_BIAS_E0↑                | 1     | 7    | ns   |
| 7   | t <sub>d(LCD_BIAS_I)</sub>   | Delay time, LCD_PIXEL_STRB↓ to LCD_BIAS_E0↓                | 1     | 7    | ns   |
| 8   | t <sub>d(LCD_VSYNC_A)</sub>  | Delay time, LCD_PIXEL_STRB↓ to LCD_VSYNC_A↑                | 1     | 7    | ns   |
| 9   | t <sub>d(LCD_VSYNC_I)</sub>  | Delay time, LCD_PIXEL_STRB↓ to LCD_VSYNC_A↓                | 1     | 7    | ns   |
| 10  | t <sub>d</sub> (LCD_HSYNC_A) | Delay time, LCD_PIXEL_STRB↑ to \(\overline{LCD_HSYNC_W}\)↑ | 1     | 7    | ns   |
| 11  | t <sub>d(LCD</sub> HSYNC I)  | Delay time, LCD_PIXEL_STRB↑ to \(\overline{LCD_HSYNC_W}\)  | 1     | 7    | ns   |

<sup>&</sup>lt;sup>†</sup> The pixel clock always is available on LCD\_PIXEL\_STRB. In addition, the polarity of this clock may be inverted while in raster mode, producing timing delay from the opposite edge of the clock. This may be accomplished through the LCD (RASTER\_TIMING\_2) register.

Frame-to-frame timing is derived through the following parameters in the LCD (RASTER TIMING 1) register:

- Vertical front porch (VFP)
- Vertical sync pulse width (VSW)
- Vertical back porch (VBP)
- Lines per panel (LPP)

Line-to-line timing is derived through the following parameters in the LCD (RASTER TIMING 0) register:

- Horizontal front porch (HFP)
- Horizontal sync pulse width (HSW)
- Horizontal back porch (HBP)
- Pixels per panel (PPL)

LCD\_BIAS\_E0 timing is derived through the following parameter in the LCD (RASTER\_TIMING\_2) register:

AC bias frequency (ACB)

<sup>&</sup>lt;sup>‡</sup> The active polarity of the control signals (LCD\_BIAS\_E0, LCD\_VSYNC\_A, and LCD\_HSYNC\_W) is individually programmable in raster mode through the LCD (RASTER\_TIMING\_2) register.

<sup>§</sup> The activation edge of the control signals LCD\_VSYNC\_A and LCD\_HSYNC\_W may be programmed to either the rising or falling edge of the pixel clock through the LCD (RASTER\_TIMING\_2) register. In Figures 5–43 through 5–47, all signal polarity and activation edges are based on the default LCD (RASTER\_TIMING\_2) register settings.

#### 5.13.2.1 LCD Format

The display format produced in raster mode is shown in Figure 5–43. An entire frame is delivered one line at a time. The first line delivered starts at data pixel (1, 1) and ends at data pixel (P, 1). The last line delivered starts at data pixel (1, L) and ends at data pixel (P, L). The beginning of each new frame is denoted by the activation of I/O signal LCD\_VSYNC\_A. The beginning of each new line is denoted by the activation of I/O signal LCD\_HSYNC\_W.



Figure 5-43. LCD Raster-Mode Display Format

#### **5.13.2.2 Active Mode**



Figure 5-44. LCD Raster-Mode Active

#### 5.13.2.3 Passive Mode



Figure 5-45. LCD Raster-Mode Passive

#### 5.13.2.4 Control Activation



Figure 5-46. LCD Raster-Mode Control Signal Activation

## 5.13.2.5 Control Deactivation



Figure 5-47. LCD Raster-Mode Control Signal Deactivation

## 5.14 Sequencer Serial Port (SSP) Timing

The SSP unit contains two flexible sequencer engines and five control signals to support a wide variety of serial interfaces. In the following timing diagrams, a simple serial port interface (SPI) is chosen to present the SSP timing. The timing defined by the SPI is identical to any other serial interface type. In addition, the signals SSPx, SSPy, and SSPz may be individually configured to be any one of the five control signals (SSP0, SSP1, SSP2, SSP3, or SSP4).

Table 5-35. SSP Timing (See Figures 5-48 Through 5-51)

| NO. |                             | DESCRIPTION                                                    | MIN   | MAX   | UNIT |
|-----|-----------------------------|----------------------------------------------------------------|-------|-------|------|
|     | f <sub>clock(SSP_CLK)</sub> | Clock frequency, SSP_CLK <sup>†</sup>                          |       | 41.25 | MHz  |
| 1   | t <sub>c(SSP_CLK)</sub>     | Cycle time, SSP_CLK                                            | 24.24 |       | ns   |
| 2   | t <sub>w(SSP_CLK_H)</sub>   | Pulse duration, SSP_CLK high                                   | 12    |       | ns   |
| 3   | tw(SSP_CLK_L)               | Pulse duration, SSP_CLK low                                    | 12    |       | ns   |
| 4   | t <sub>d(SSP_D_D)</sub>     | Delay time, SSP_CLK↑↓ to data drive (to valid)‡                | 1     | 9     | ns   |
| 5   | t <sub>d(SSP_D_R)</sub>     | Delay time, SSP_CLK↓ to data release (to invalid) <sup>‡</sup> | 1     | 9     | ns   |
| 6   | t <sub>d(SSP_DO)</sub>      | Delay time, SSP_CLK↓ to data bit shift out valid <sup>‡</sup>  | 1     | 9     | ns   |
| 7   | t <sub>d(SSP_DI)</sub>      | Delay time, data bit shift in before SSP_CLK↓§                 | 1     | 9     | ns   |
| 8   | t <sub>d(SSP_DI)</sub>      | Delay time, SSP_CLK↓ to 3-state Z <sup>§</sup>                 | 1     | 9     | ns   |
| 9   | t <sub>d(SSP_E_A)</sub>     | Delay time, SSP_CLK↑ to SSPz↓                                  | 8     |       | ns   |
| 10  | t <sub>d(SSP E I)</sub>     | Delay time, SSP_CLK↑ to SSPz↑                                  | 4     |       | ns   |

<sup>&</sup>lt;sup>†</sup> This internal clock signal drives the SSP engine and is created from the VBUS\_CLK after being divided by two clock dividers. External visibility of this clock signal is dependent on the sequencer program.

<sup>&</sup>lt;sup>‡</sup> The serial data exiting the TNETV1060 may be configured to delay one VBUS\_CLK cycle (see Figure 5–50) through the DELAY\_OUT control bit in either the SSP (CONFIG\_1\_PORT\_0) or SSP (CONFIG\_1\_PORT\_1) register.

<sup>§</sup> The serial data entering the TNETV1060 may be configured to load into the descrializer 1/2 SSP\_CLK cycle early (see Figure 5–51) through the EARLY\_IN control bit in either the SSP (CONFIG\_1\_PORT\_0) or SSP (CONFIG\_1\_PORT\_1) register.



Figure 5-48. Serial Port Data Out



Figure 5-49. Serial Port Data In



Figure 5-50. Serial Port Data Out Delay



Figure 5-51. Serial Port Data In Early

## 5.15 VLYNQ™ Interface Timing

There is one five-terminal VLYNQ unit within the TNETV1060.

Table 5-36. VLYNQ Timing Requirements (See Figure 5-52)<sup>†‡</sup>

| NO. |                               | DESCRIPTION                                              | MIN | MAX  | UNIT |
|-----|-------------------------------|----------------------------------------------------------|-----|------|------|
|     | f <sub>clock(VLYNQ_CLK)</sub> | Clock frequency, VLYNQ_CLK                               |     | 62.5 | MHz  |
| 1   | t <sub>c(VLYNQ_CLK)</sub>     | Cycle time, VLYNQ_CLK (input mode)                       | 16  |      | ns   |
| 2   | t <sub>w(VLYNQ_CLK_H)</sub>   | Pulse duration, VLYNQ_CLK high (input mode) <sup>§</sup> | 3.6 |      | ns   |
| 3   | t <sub>w(VLYNQ_CLK_L)</sub>   | Pulse duration, VLYNQ_CLK low (input mode) <sup>§</sup>  | 3.6 |      | ns   |
| 4   | t <sub>r(VRCKR)</sub>         | Rise time, RX_D and VYLNQ_CLK (input mode) <sup>§</sup>  |     | 3    | ns   |
| 5   | t <sub>f(VRCKF)</sub>         | Fall time, RX_D and VYLNQ_CLK (input mode)               |     | 3    | ns   |
| 6   | t <sub>d(VRV-VCKH)</sub>      | Delay time, VLYNQ5_RX_D[1:0] valid to VLYNQ_CLK          | 1   |      | ns   |
| 7   | t <sub>d(VCKH-VRV)</sub>      | Delay time, VLYNQ_CLK to VLYNQ5_RX_D[1:0]                | 2   |      | ns   |

<sup>&</sup>lt;sup>†</sup> The VLYNQ clock can be sourced internally or externally through the configuration bit CLK\_DIR in the VLYNQ5 (CTRL) register. If sourced internally, this clock is based on the VBUSP CLK.

Table 5-37. VLYNQ Switching Characteristics (See Figure 5-52)<sup>†‡</sup>

| NO. |                               | DESCRIPTION                                              | MIN | MAX  | UNIT |
|-----|-------------------------------|----------------------------------------------------------|-----|------|------|
|     | f <sub>clock(VLYNQ_CLK)</sub> | Clock frequency, VLYNQ_CLK                               |     | 62.5 | MHz  |
| 1   | t <sub>c(VLYNQ_CLK)</sub>     | Cycle time, VLYNQ_CLK (output mode)                      | 16  |      | ns   |
|     | t <sub>j(VLYNQ_CLK)</sub>     | Cycle to cycle jitter, VLYNQ_CLK (output mode)§          |     | 250  | ps   |
| 2   | t <sub>w(VLYNQ_CLK_H)</sub>   | Pulse duration, VLYNQ_CLK high (output mode)§            | 3.6 |      | ns   |
| 3   | t <sub>w(VLYNQ_CLK_L)</sub>   | Pulse duration, VLYNQ_CLK low (output mode) <sup>§</sup> | 3.6 |      | ns   |
| 8   | t <sub>r(VTCKR)</sub>         | Rise time, TX_D and VYLNQ_CLK (output mode)§             |     | 3    | ns   |
| 9   | t <sub>f(VTCKF)</sub>         | Fall time, TX_D and VYLNQ_CLK (output mode)§             |     | 3    | ns   |
| 10  | t <sub>d(VCKH</sub> VTH)      | Delay time, VLYNQ_CLK to VLYNQ5_TX_D[1:0] invalid        | 2   |      | ns   |
| 11  | t <sub>d(VCKH-VTV)</sub>      | Delay time, VLYNQ_CLK to VLYNQ5_TX_D[1:0] valid          |     | 7.55 | ns   |

<sup>&</sup>lt;sup>†</sup> The VLYNQ clock can be sourced internally or externally through the configuration bit CLK\_DIR in the VLYNQ5 (CTRL) register. If sourced internally, this clock is based on the VBUSP\_CLK.

<sup>§</sup> Specified by design



Figure 5-52. VLYNQ Interface

<sup>&</sup>lt;sup>‡</sup> See section 4 of Texas Instruments application report SPRA956, *Circuit-Board Design Guidelines for VLYNQ™ Devices,* to determine how to analyze VLYNQ timing.

<sup>§</sup> Specified by design

<sup>&</sup>lt;sup>‡</sup> See section 4 of Texas Instruments application report SPRA956, *Circuit-Board Design Guidelines for VLYNQ™ Devices,* to determine how to analyze VLYNQ timing.



Figure 5-53. VLYNQ Interface (Five Terminal)



Figure 5-54. Equivalent Load Circuit



Figure 5–55. Derating Curve for  $t_{d(VLYNQ\_CLK-VTH)}$ 



Figure 5–56. Derating Curve for  $t_{d(VLYNQ\_CLK-VTV)}$ 

## 5.16 GPIO Timing

Table 5-38. GPIO Timing (See Figure 5-57)

| NO. |                              | DESCRIPTION                                                                             | MIN            | MAX  | UNIT |
|-----|------------------------------|-----------------------------------------------------------------------------------------|----------------|------|------|
|     | f <sub>clock(VBUS_CLK)</sub> | Clock frequency, VBUS_CLK <sup>†</sup>                                                  |                | 82.5 | MHz  |
| 1   | t <sub>c(VBUS_CLK)</sub>     | Cycle time, VBUS_CLK <sup>†</sup>                                                       | 12.12          |      | ns   |
| 2   | t <sub>d(GPIO_O_R)</sub>     | Delay time, DATA_OUT register change to GPIO driver <sup>†‡</sup>                       |                | 0    | ns   |
| 3   | t <sub>d(GPIO_O)</sub>       | Delay time, through GPIO driver to GPIO[51:0] output change <sup>†‡</sup>               | 1              | 8    | ns   |
| 4   | t <sub>d(GPIO_I)</sub>       | Delay time, GPIO[51:0]↑ (input) to VBUS_CLK↑†‡                                          | $t_c \times 0$ |      | ns   |
| 5   | t <sub>d(GPIO_I)</sub>       | Delay time, GPIO[51:0]↓ (input) to VBUS_CLK↓ <sup>†‡</sup>                              | 2              |      | ns   |
| 6   | t <sub>d(GPIO I R)</sub>     | Delay time, GPIO[51:0]↓ to DATA_IN register change (after one clock sync) <sup>†‡</sup> |                | 0    | ns   |

<sup>&</sup>lt;sup>†</sup> Specified by design

<sup>&</sup>lt;sup>‡</sup> The SYS\_GPIO (DATA\_IN) register contains raw data. This raw data is asynchronous, only having one VBUS\_CLK delay, instead of two. In addition, this data is not latched in the register and is free to change when there is a change to the GPIO signal.



Figure 5-57. GPIO

## 5.17 Keypad Interface Timing

Table 5-39. Keypad Timing (See Figure 5-58)

| NO. |                              | DESCRIPTION†§                                                                       | MIN            | MAX  | UNIT  |
|-----|------------------------------|-------------------------------------------------------------------------------------|----------------|------|-------|
|     | f <sub>clock(VBUS_CLK)</sub> | Clock frequency, VBUS_CLK                                                           |                | 82.5 | MHz   |
| 1   | t <sub>c(VBUS_CLK)</sub>     | Cycle time, VBUS_CLK                                                                | 12.12          |      | ns    |
| 2   | t <sub>d(KEYPAD_O_R)</sub>   | Delay time, DATA_OUT register to VBUS_CLK↑‡¶                                        |                | 0    | Clock |
| 3   | t <sub>d(KEYPAD_</sub> O)    | Delay time, VBUS_CLK↑ to KEYPAD(15:0)↑¶                                             | 1              | 8    | ns    |
| 4   | t <sub>d(KEYPAD_I)</sub>     | Delay time, KEYPAD[15:0]↑ input to VBUS_CLK↑¶                                       | 0              |      | ns    |
| 5   | t <sub>d(KEYPAD_I)</sub>     | Delay time, KEYPAD[15:0]↓ input to VBUS_CLK↓ <sup>¶</sup>                           | $t_c \times 2$ |      | ns    |
| 6   | t <sub>d(KEYPAD I R)</sub>   | Delay time, VBUSA_CLK↓ to DATA_IN register change after one clock sync <sup>¶</sup> |                | 0    | ns    |

<sup>&</sup>lt;sup>†</sup> The debounce counter can be used to filter keypad activation and deactivation mechanical glitches. The filtered results feed the keypad interrupt to the MIPS. Prior to use, the keypad I/O must be properly enabled and polarized through the KEYPAD (MSK\_POLARITY) register. The debounce time is defined in the KEYPAD (CNT) register. Additional control is required in the KEYPAD (CTRL) register.

<sup>&</sup>lt;sup>‡</sup> This value is one VBUS\_CLK cycle time.

<sup>§</sup> The KEYPAD (DATA\_IN) register contains raw data. This raw data is asynchronous, only having one VBUS\_CLK delay, instead of two. In addition, this data is not latched in the register and is free to change when there is a change to the KEYPAD signal.

<sup>¶</sup> Specified by design



Figure 5-58. Keypad

## 5.18 MIPS Interrupt Interface Timing

There are five external MIPS interrupt sources. EXT\_INT[4:1] enter the MIPS interrupt controller as INT\_4 to INT\_1, while TELE\_INT enters as INT\_23.

The MIPS interrupt interface is asynchronous. Input data is synchronized with two VBUSP\_CLK cycles upon entry to the TNETV1060.

The SYS\_INT (STAT\_RAW\_1) and SYS\_INT (STAT\_RAW\_2) register set holds the interrupt pending status of all TNETV1060 interrupts destined for the MIPS. To generate a MIPS interrupt, the corresponding bit in the SYS\_INT (STAT\_MSK\_1) or SYS\_INT (STAT\_MSK\_2) register set must also be active.

The polarity (active high or low) may be configured in the SYS\_INT (POLARITY\_1 and SYS\_INT (POLARITY\_2) register set. The type (active level or edge) may be configured in the SYS\_INT (TYPE\_1) and SYS\_INT (TYPE\_2) register set.

TELE INT is the only external DSP interrupt source.

The DSP interrupt interface is asynchronous. Input data is synchronized with two DSP\_CLK cycles upon entry to the TNETV1060 DSP subsystem.

The DSP\_INT (IFR0) and DSP\_INT (IFR1) register set holds the interrupt pending status of all TNETV1060 interrupts destined for the DSP. To generate a DSP interrupt, the corresponding bit in the DSP\_INT (IER0) or DSP\_INT (IER1) register set also must be active.

The input polarity is a fixed active high, and the input type is a fixed active edge.

NO. **DESCRIPTION** MIN MAX UNIT Clock frequency, VBUSP CLK 125 MHz fclock(VBUSP CLK) Cycle time, VBUSP CLK 8 tc(VBUSP CLK) ns 2 Delay time, EXT\_INT[4:1]/TELE\_INT to VBUSP\_CLK † 0  $t_{d(INT)}$ ns Delay time, VBUSP CLK↑ to EXT INT[4:1]/TELE INT edge (↑/↓)† 3  $3 \times t_c$ ns t<sub>d(INT E)</sub> 4 Delay time, VBUSP CLK↑ to EXT INT[4:1]/TELE INT level (H/L)†  $3 \times t_c$ ns t<sub>d(INT L)</sub> Delay time, MIPS interrupt (after synchronization) to active status in STAT RAW 5  $1 \times t_c$ ns t<sub>d(INTR)</sub> register

Table 5-40. MIPS Interrupt Timing (See Figure 5-59)

<sup>†</sup> Specified by design



Figure 5–59. MIPS Interrupt

Table 5-41. DSP Interrupt Timing (See Figure 5-60)

| ,   |                             |                                                                                                     |                |     |      |  |
|-----|-----------------------------|-----------------------------------------------------------------------------------------------------|----------------|-----|------|--|
| NO. |                             | DESCRIPTION                                                                                         | MIN            | MAX | UNIT |  |
|     | f <sub>clock(DSP_CLK)</sub> | Clock frequency, DSP_CLK                                                                            |                | 125 | MHz  |  |
| 1   | t <sub>c(DSP_CLK)</sub>     | Cycle time, DSP_CLK                                                                                 | 8              |     | ns   |  |
| 2   | t <sub>d(DSP_INT)</sub>     | Delay time, TELE_INT↑ to DSP_CLK↓ <sup>†</sup>                                                      | 0              |     | ns   |  |
| 3   | t <sub>d(DSP_INT_E)</sub>   | Delay time, DSP_CLK↓ to TELE_INT↓ <sup>†</sup>                                                      | $t_c \times 3$ |     | ns   |  |
| 5   | t <sub>d(DSP_INT_R)</sub>   | Delay time, DSP interrupt (after synchronization) to active status in DSP_INT register <sup>†</sup> | $t_c \times 1$ |     | ns   |  |

<sup>&</sup>lt;sup>†</sup> Specified by design



Figure 5-60. DSP Interrupt

## 6 Mechanical Specification



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MO-151

Figure 6-1. GDW (S-PBGA-N324) Plastic Ball Grid Array

# 7 Documentation Support

Table 7-1. Documentation

| NAME<br>DESCRIPTION                                                                                                                                                                                      | LITERATURE<br>NUMBER | LOCATION     | V1060<br>FUNCTION |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|--------------|-------------------|
| TNETV1060 Data Manual TNETV1060 features, I/O, hardware overview, and electrical specification                                                                                                           | SPRS255              | Contact TI   | All               |
| TNETV1050 User's Guide TNETV1050/1055/1060 feature detail including register description                                                                                                                 | SPRU799              | Contact TI   | All               |
|                                                                                                                                                                                                          |                      |              |                   |
| TMS320C55x <sup>™</sup> DSP Functional Overview Basic overview of TMS320 C55x <sup>™</sup> DSP core                                                                                                      | SPRU312              | www.ti.com   | DSP               |
| TMS320C55x™ DSP CPU Reference Guide Detailed description of C55x CPU architecture, registers, memory, stack, interrupts and addressing                                                                   | SPRU371              | www.ti.com   | DSP               |
| TMS320C55x <sup>™</sup> DSP Peripherals Reference Guide Detailed description of C55x peripherals, including the McBSP                                                                                    | SPRU317              | www.ti.com   | DSP               |
| TMS320C55x <sup>™</sup> DSP Programmer's Guide Explanation and examples of Assembly and C code optimization (including DSPLIB), fixed-point arithmetic, and bit-reversed addressing for the C55x         | SPRU376              | www.ti.com   | DSP               |
| TMS320C55x™ DSP Mnemonic Instruction Set Reference Guide Summary, description, and opcodes for the mnemonic form of the C55x instruction set                                                             | SPRU374              | www.ti.com   | DSP               |
| TMS320C55x™ DSP Algebraic Instruction Set Reference Guide Summary, description, and opcodes for the algebraic form of the C55x instruction set                                                           | SPRU375              | www.ti.com   | DSP               |
| TMS320C55x <sup>™</sup> Optimizing C Compiler User's Guide Detailed explanation of how to use the compiler, optimizer, interlist utility, library-build utility, and C++ name demangler for the C55x DSP | SPRU281              | www.ti.com   | DSP               |
| TMS320C55x™ Assembly Language Tools User's Guide                                                                                                                                                         | SPRU280              | www.ti.com   | DSP               |
| TMS320C55x <sup>™</sup> DSP Library Programmer's Reference Detailed explanation of the C55x DSP library (DSPLIB) and its use                                                                             | SPRU422              | www.ti.com   | DSP               |
| Code Composer Studio <sup>™</sup> User's Guide Explanation of how to use Code Composer Studio to develop and debug real-time software applications                                                       | SPRU393              | www.ti.com   | DSP               |
| TMS320C55x <sup>™</sup> DSP Technical Overview Detailed overview of the C55x DSP core                                                                                                                    | SPRU328              | www.ti.com   | DSP               |
|                                                                                                                                                                                                          |                      |              |                   |
| MIPS32™ 4KE™ Processor Core Family Software User's Manual Description of the MIPS32 4KE processor and functions necessary for coding                                                                     | MD00103              | www.mips.com | MIPS<br>Processor |
| MIPS32™ 4KE™ Processor Core Family Integrator's Guide  Targeted for the ASIC designer who is integrating the MIPS32 4KE processor core into the system ASIC                                              | MD00104              | www.mips.com | MIPS<br>Processor |
| MIPS32 <sup>™</sup> 4KEc <sup>™</sup> Processor Core Data Sheet MIPS32 4KEc features, I/O, hardware overview, and electrical specification                                                               | MD00111              | www.mips.com | MIPS<br>Processor |
| ECt Interface Specification Describes the ECt interface designed for microprocessor cores                                                                                                                | MD00052              | www.mips.com | MIPS<br>Processor |
| Core Coprocessor Interface Specification Describes the coprocessor interface standard supported by MIPS32 processor core                                                                                 | MD00068              | www.mips.com | MIPS<br>Processor |
| EJTAG Specification Describes the behavior and organization of on-chip EJTAG hardware resources as seen by software and by external agents                                                               | MD00047              | www.mips.com | MIPS JTAG         |

# Table 7-1. Documentation (Continued)

| NAME<br>DESCRIPTION                                                                                                                                                                                                                                                     | LITERATURE<br>NUMBER | LOCATION         | V1060<br>FUNCTION |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|------------------|-------------------|
| EJTAG Implementation Application Note Practical guide to assist in achieving the maximum possible performance in terms of speed and reliability over the JTAG serial link                                                                                               | MD00071              | www.mips.com     | MIPS JTAG         |
| EJTAG Trace Control Block Specification Detailed explanation of tracing logic within the MIPS32 4KEc JTAG                                                                                                                                                               | MD00148              | www.mips.com     | MIPS JTAG         |
| MIPS32™ Architecture for Programmers, Volume III: The MIPS32™ Privileged Resource Architecture  Describes the MIPS32 Privileged Resource Architecture, which defines and governs the behavior of the privileged resources included in a MIPS32 processor implementation | MD00090              | www.mips.com     | MIPS              |
|                                                                                                                                                                                                                                                                         |                      |                  |                   |
| <b>TLV320AIC20 Data Manual</b> Register-level description of the TLV320AIC20 CDEC (not exact implementation for TNETV1060)                                                                                                                                              | SLAS363A             | www.ti.com       | AIC20 Codec       |
|                                                                                                                                                                                                                                                                         |                      |                  |                   |
| MystiPHY™ 110 10/100 Base-TX/FX Ethernet PHY Core Product Brief Short description of PHY features and structure                                                                                                                                                         | MystiPHY110          | www.mysticom.com | PHY               |
|                                                                                                                                                                                                                                                                         |                      |                  |                   |